JPS6386550A - Formation of multilayer interconnection layer - Google Patents
Formation of multilayer interconnection layerInfo
- Publication number
- JPS6386550A JPS6386550A JP23256486A JP23256486A JPS6386550A JP S6386550 A JPS6386550 A JP S6386550A JP 23256486 A JP23256486 A JP 23256486A JP 23256486 A JP23256486 A JP 23256486A JP S6386550 A JPS6386550 A JP S6386550A
- Authority
- JP
- Japan
- Prior art keywords
- layer
- polyimide
- cunadrone
- cunatron
- wiring layer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
- 230000015572 biosynthetic process Effects 0.000 title claims 2
- 239000004642 Polyimide Substances 0.000 claims abstract description 66
- 229920001721 polyimide Polymers 0.000 claims abstract description 66
- 238000000034 method Methods 0.000 claims abstract description 23
- 238000005530 etching Methods 0.000 claims abstract description 14
- 239000000758 substrate Substances 0.000 claims description 6
- 238000009413 insulation Methods 0.000 abstract description 5
- 238000009281 ultraviolet germicidal irradiation Methods 0.000 abstract description 3
- 230000002349 favourable effect Effects 0.000 abstract 1
- 239000003795 chemical substances by application Substances 0.000 description 4
- 239000000126 substance Substances 0.000 description 4
- OAKJQQAXSVQMHS-UHFFFAOYSA-N Hydrazine Chemical compound NN OAKJQQAXSVQMHS-UHFFFAOYSA-N 0.000 description 2
- 230000000694 effects Effects 0.000 description 2
- 238000004519 manufacturing process Methods 0.000 description 2
- 230000003287 optical effect Effects 0.000 description 2
- PMYDPQQPEAYXKD-UHFFFAOYSA-N 3-hydroxy-n-naphthalen-2-ylnaphthalene-2-carboxamide Chemical compound C1=CC=CC2=CC(NC(=O)C3=CC4=CC=CC=C4C=C3O)=CC=C21 PMYDPQQPEAYXKD-UHFFFAOYSA-N 0.000 description 1
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 1
- 229910052782 aluminium Inorganic materials 0.000 description 1
- 238000007796 conventional method Methods 0.000 description 1
- 230000007423 decrease Effects 0.000 description 1
- 125000000717 hydrazino group Chemical group [H]N([*])N([H])[H] 0.000 description 1
- 230000000873 masking effect Effects 0.000 description 1
- 239000000463 material Substances 0.000 description 1
- 238000000059 patterning Methods 0.000 description 1
- 230000005855 radiation Effects 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/0011—Working of insulating substrates or insulating layers
- H05K3/0017—Etching of the substrate by chemical or physical means
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/46—Manufacturing multilayer circuits
- H05K3/4644—Manufacturing multilayer circuits by building the multilayer layer by layer, i.e. build-up multilayer circuits
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/46—Manufacturing multilayer circuits
- H05K3/4644—Manufacturing multilayer circuits by building the multilayer layer by layer, i.e. build-up multilayer circuits
- H05K3/4673—Application methods or materials of intermediate insulating layers not specially adapted to any one of the previous methods of adding a circuit layer
- H05K3/4676—Single layer compositions
Landscapes
- Production Of Multi-Layered Print Wiring Board (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Formation Of Insulating Films (AREA)
- Local Oxidation Of Silicon (AREA)
Abstract
Description
【発明の詳細な説明】 〔産業上の利用分野〕 本発明は多層配線層の形成方法に関するものである。[Detailed description of the invention] [Industrial application field] The present invention relates to a method of forming a multilayer wiring layer.
一般に、ポリイミドギコナドロン層を用いて基板上に多
層の配線層を形成する場合には以1・の方法が採られて
いる。Generally, when forming multilayer wiring layers on a substrate using a polyimide giconadron layer, the following method is adopted.
まず、第1の方法としては、基板−1−に第1配線層を
形成し、その上にポリイミドキコナドロン層を形成して
、このポリイミドキコナトしノン層を完全に硬化させた
後、通常のレジス)・を用いてマスク合わせ、露光、現
像を行い、ヒトシジンによりエツチングする。First, the first method is to form a first wiring layer on the substrate-1-, form a polyimide quiconadron layer on it, completely cure the polyimide quiconadron layer, and then Mask alignment, exposure, and development are performed using a resist (resist), followed by etching with human cydine.
続いてレジストを除去した後、前記の、J−うにして露
出させた第1配線層に接触さUて第2配線層を形成する
。Subsequently, after removing the resist, a second wiring layer is formed in contact with the first wiring layer exposed as described above.
第2の方法は、前記ポリイミドキコナト[1ン層を部分
硬化させ、通常のレノストを用いて、マスク合わせ、露
光を行いアルカリ現像液て連続(2て現像、エツチング
する。The second method involves partially curing the polyimide xiconate layer, masking it using an ordinary lenost, exposing it to light, and continuously developing and etching it with an alkaline developer.
さらにレジスト除去後完全にポリイミドキュナトロン層
を硬化させ、第1の方法と同様に第2配線層を形成する
。Further, after removing the resist, the polyimide cunatron layer is completely cured, and a second wiring layer is formed in the same manner as in the first method.
第3の方法は、第7図に示すように、基板2o上に第1
配線層21を形成しく第7図(A )) 、続いて感光
性ポリイミドキュナトロン層22を形成する(第7図(
B))。続いて、ホトマスク24を用いてUV照射25
で感光性ポリイミドキュナトロン層を露光する(第7図
(C))。In the third method, as shown in FIG.
A wiring layer 21 is formed (FIG. 7(A)), and then a photosensitive polyimide cunatron layer 22 is formed (FIG. 7(A)).
B)). Subsequently, UV irradiation 25 is performed using a photomask 24.
The photosensitive polyimide cunatron layer is exposed to light (FIG. 7(C)).
つぎに、感光性ポリイミドキュナトロン層22上に現像
液23を塗布しく第7図(D))、第1配線層21の真
」二の感光性ポリイミドキュナトロン層22の未露光部
分26を除去する(第7図(E))。Next, a developer 23 is applied onto the photosensitive polyimide cunatron layer 22 (FIG. 7(D)), and the unexposed portion 26 of the photosensitive polyimide cunatron layer 22 in the second wiring layer 21 is removed. (Figure 7(E)).
このようにして前記第1配線層21を露出せしめた後、
感光性ポリイミドキュナトロン層22を完全に硬化させ
、第2配線層24をこれに接触させて形成する(第7図
(F))。After exposing the first wiring layer 21 in this way,
The photosensitive polyimide cunatron layer 22 is completely cured, and the second wiring layer 24 is formed in contact therewith (FIG. 7(F)).
〔発明が解決しようとする問題点〕
しかし、前記した従来のものにおいて(」、以下のよう
な欠点がある。[Problems to be Solved by the Invention] However, the conventional method described above has the following drawbacks.
即ち、第1の方法は高精度のエツチングかり能であるが
、極めて有害なヒドラジンを用いるものであるため、危
険が伴う。また、工程が複雑となる。That is, although the first method allows for highly accurate etching, it involves danger because it uses hydrazine, which is extremely harmful. Moreover, the process becomes complicated.
第2の方法は、製造工程が簡素化されるという利点はあ
るが、硬化条件いかんでは精度が低下する虞れがある。Although the second method has the advantage of simplifying the manufacturing process, there is a risk that accuracy may be reduced depending on the curing conditions.
また、レンスト除去に有害な剥離剤が必要であり、この
剥離工程が複雑である。Further, a harmful stripping agent is required to remove the lens, and this stripping process is complicated.
また、第3の方法では、エツチング工程が極めて簡略化
されるが、後工程で感光剤が蒸発して感光性ポリイミド
キュナトロン層の膜厚が減少し、絶縁が悪化するという
問題がある。Further, in the third method, although the etching process is extremely simplified, there is a problem that the photosensitive agent evaporates in the subsequent process, the thickness of the photosensitive polyimide cunatron layer decreases, and the insulation deteriorates.
本発明は前記事項に鑑みてなされたもので、エツチング
工程が容易となるのは勿論、有害な薬剤を用いる必要が
なく、しかも高精度で、絶縁も良好な多層配線層の形成
方法とすることを技術的課題とする。The present invention has been made in view of the above-mentioned matters, and it is an object of the present invention to provide a method for forming a multilayer wiring layer that not only simplifies the etching process but also does not require the use of harmful chemicals, has high precision, and has good insulation. is a technical issue.
本発明は前記技術的課題を解決するために、以下のよう
な構成とした。In order to solve the above technical problem, the present invention has the following configuration.
即ち、基板上1に第1配線層2を形成し、さらにその上
面にポリイミドキュナトロン層3を形成した後、このポ
リイミドキュナトロン層3を部分硬化させる
つぎに、そのポリイミドキュナトロン層3の上面に感光
性ポリイミドキュナトロン層4を形成し、そして、前記
感光性ポリイミドキュナトロン層4にお(Jる前記第1
配線層2の真上に対応する部位5を選択エツチングする
。That is, after forming the first wiring layer 2 on the substrate 1 and further forming the polyimide cunatron layer 3 on the upper surface thereof, the polyimide cunatron layer 3 is partially cured, and then the upper surface of the polyimide cunatron layer 3 is cured. A photosensitive polyimide cunatron layer 4 is formed on the photosensitive polyimide cunatron layer 4 (J).
A portion 5 corresponding directly above the wiring layer 2 is selectively etched.
さらに、前記感光性ポリイミドキュナトロン層4をマス
クとして前記ポリイミドキュナトロン層3をエツチング
して前記第1配線層2を露出せしめ、前記ポリイミドキ
ュナトロン層3及び感光性ポリイミドキュナトロン層4
を完全に硬化させ、続いて、この露出部分に接触させて
第2配線層6を形成して多層配線層を製造する。Furthermore, the polyimide cunatron layer 3 is etched using the photosensitive polyimide cunatron layer 4 as a mask to expose the first wiring layer 2, and the polyimide cunatron layer 3 and the photosensitive polyimide cunatron layer 4 are etched.
is completely cured, and then a second wiring layer 6 is formed in contact with this exposed portion to produce a multilayer wiring layer.
感光性ポリイミドキュナトロン層4は光学的手法により
パターニングされるため、充分な精度が得られ、またポ
リイミドキュナトロン層は部分硬化されるものであるた
めヒドラノン等の有害な薬剤を用いる必要がない。また
レジストを使用しないため、有害な剥離剤を用いる必要
がない。Since the photosensitive polyimide cunatron layer 4 is patterned by an optical method, sufficient precision can be obtained, and since the polyimide cunatron layer is partially cured, there is no need to use harmful chemicals such as hydranone. Furthermore, since no resist is used, there is no need to use harmful stripping agents.
さらに、ポリイミドキュナトロン層のエツチング工程に
あっては感光性ポリイミドキュナトロン層がマスク層と
なるから、絶縁層としてのポリイミドキュナトロン層が
必要量」二に蝕刻されることはない。Furthermore, since the photosensitive polyimide cunatron layer serves as a mask layer in the etching process of the polyimide cunatron layer, the polyimide cunatron layer serving as an insulating layer is not etched to a required amount.
本発明の実施例を第1図ないし第6図に基づいて説明す
る。Embodiments of the present invention will be described based on FIGS. 1 to 6.
まず、基板上lにアルミニウム層からなる第1配線層2
を形成し、さらに第1図に示すように、その上面にポリ
イミドキュナトロン層3を形成した後、このポリイミド
キュナトロン層3を部分硬化させる。First, a first wiring layer 2 made of an aluminum layer is placed on a substrate.
After forming a polyimide cunatron layer 3 on the upper surface of the polyimide cunatron layer 3, as shown in FIG. 1, this polyimide cunatron layer 3 is partially cured.
つぎに、第2図に示すように、そのポリイミドキュナト
ロン層3の上面に感光性ポリイミドキュナトロン層4を
形成する。Next, as shown in FIG. 2, a photosensitive polyimide cunatron layer 4 is formed on the upper surface of the polyimide cunatron layer 3.
続いて、第3図に示すように、ホトマスク7を用いてU
V照射8で感光性ポリイミドキュナトロン層4を露光す
る。Subsequently, as shown in FIG.
The photosensitive polyimide cunatron layer 4 is exposed to V radiation 8.
さらに、第4図に示すように、前記感光性ポリイミドキ
ュナトロン層4における前記第1配線層2の真」二に対
応する部位5を現像により選択エツチングする。Furthermore, as shown in FIG. 4, a portion 5 of the photosensitive polyimide cunatron layer 4 corresponding to the bottom of the first wiring layer 2 is selectively etched by development.
さらに、第5図に示すように、前記感光性ポリイミドキ
ュナトロン層4をマスクとして前記ポリイミドキュナト
ロン層3をエツチングして前記第1配線層2を露出せし
める。続いて、前記ポリイミドキュナトロン層3及び感
光性ポリイミドキュナトロン層4を完全に硬化させる。Furthermore, as shown in FIG. 5, the polyimide cunatron layer 3 is etched using the photosensitive polyimide cunatron layer 4 as a mask to expose the first wiring layer 2. Subsequently, the polyimide cunatron layer 3 and the photosensitive polyimide cunatron layer 4 are completely cured.
この場合、前記感光性ポリイミドキュナトロン層4の膜
厚は40%減少する。In this case, the thickness of the photosensitive polyimide cunatron layer 4 is reduced by 40%.
続いて、第6図に示すように、この露出部分に接触させ
て第2配線層6を形成する。Subsequently, as shown in FIG. 6, a second wiring layer 6 is formed in contact with this exposed portion.
以上述べたように、本発明にあっては、光学的手法によ
るパターニングを採っているため充分な精度が得られ、
またポリイミドキュナトロン層は部分硬化させるだけで
よいからヒドラジノ等の有害な薬剤を用いる必要がない
。また、レンストを使用していないため、有害な剥離剤
を用いる必要がない。As described above, the present invention employs patterning using an optical method, so sufficient accuracy can be obtained.
Furthermore, since the polyimide cunatron layer only needs to be partially cured, there is no need to use harmful chemicals such as hydrazino. Also, since it does not use Lenst, there is no need to use harmful stripping agents.
さらに、ポリイミドキュナトロン層のエツチング工程に
あっては感光性ポリイミドキュナトロン層がマスク層と
なるから、絶縁層としてのポリイミドキュナトロン層が
必要具」−に蝕刻されることはなく絶縁性も良好となる
。Furthermore, in the etching process of the polyimide cunatron layer, the photosensitive polyimide cunatron layer serves as a mask layer, so the polyimide cunatron layer as an insulating layer is not etched into the required material and has good insulation properties. becomes.
本発明によれば、基板上に形成した第1配線層の上面に
ポリイミドキュナトロン層を形成した後、この上面に感
光性ポリイミドキュナトロン層を形成し、そして、前記
感光性ポリイミドキュナトロン層における前記第1配線
層の真上に対応する部位を選択エツチングし、さらに、
当該部分のポリイミドキュナトロン層をエツチングして
前記第1配線層を露出せしめ、続いて、この露出部分に
接触させて第2配線層を形成するものであるから、エツ
チング工程が容易となるのは勿論、有害な薬剤を用いる
必要がなく、しかも高精度で、絶縁も良好な多層配線層
を形成することができる。According to the present invention, after forming a polyimide cunatron layer on the upper surface of the first wiring layer formed on the substrate, a photosensitive polyimide cunatron layer is formed on the upper surface, and in the photosensitive polyimide cunatron layer, selectively etching a portion directly above the first wiring layer;
The etching process is easy because the first wiring layer is exposed by etching the polyimide cunatron layer in the relevant part, and then the second wiring layer is formed in contact with this exposed part. Of course, there is no need to use harmful chemicals, and a multilayer wiring layer with high precision and good insulation can be formed.
第1図ないし第6図は本発明の実施例を示す多層配線層
の断面図、第7図は従来の多層配線層の製造過程を示す
多層配線層の断面図である。
1・・・基板上、 2・・・第1配線
層、3・・ポリイミドキュナトロン層、
4・・・感光性ポリイミドキュナトロン層、5・・感光
性ポリイミドキュナトロン層における前記第1配線層の
真上に対応する部位、
6・・・第2配線層。
7・・・ホトマスク、 8・・・UV照
射。
第1図
第2図
第3図
第4図
第6図
第7図1 to 6 are cross-sectional views of a multilayer wiring layer showing an embodiment of the present invention, and FIG. 7 is a cross-sectional view of a multilayer wiring layer showing a conventional manufacturing process of a multilayer wiring layer. DESCRIPTION OF SYMBOLS 1... On the substrate, 2... First wiring layer, 3... Polyimide cunatron layer, 4... Photosensitive polyimide cunatron layer, 5... The first wiring layer in the photosensitive polyimide cunatron layer 6. Second wiring layer. 7... Photomask, 8... UV irradiation. Figure 1 Figure 2 Figure 3 Figure 4 Figure 6 Figure 7
Claims (1)
ポリイミドキュナドロン層を形成した後、このポリイミ
ドキュナドロン層を部分硬化させ、その上面に感光性ポ
リイミドキュナドロン層を形成し、そして、前記感光性
ポリイミドキュナドロン層における前記第1配線層の真
上に対応する部位を選択エッチングし、さらに、感光性
ポリイミドキュナドロン層をマスクとして前記ポリイミ
ドキュナドロン層をエッチングして前記第1配線層を露
出せしめ、前記ポリイミドキュナドロン層及び感光性ポ
リイミドキュナドロン層を完全に硬化させた後、この露
出部分に接触させて第2配線層を形成することを特徴と
する多層配線層の形成方法。(1) After forming a first wiring layer on the substrate and further forming a polyimide cunadrone layer on its upper surface, this polyimide cunadrone layer is partially cured, and a photosensitive polyimide cunadrone layer is formed on the upper surface. Then, selectively etching a portion of the photosensitive polyimide cunadrone layer corresponding to the first wiring layer, and using the photosensitive polyimide cunadrone layer as a mask, remove the polyimide cunadrone layer. After exposing the first wiring layer by etching and completely curing the polyimide cunadron layer and the photosensitive polyimide cunadron layer, contacting this exposed portion to form a second wiring layer. Characteristic multilayer wiring layer formation method.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP23256486A JPS6386550A (en) | 1986-09-30 | 1986-09-30 | Formation of multilayer interconnection layer |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP23256486A JPS6386550A (en) | 1986-09-30 | 1986-09-30 | Formation of multilayer interconnection layer |
Publications (1)
Publication Number | Publication Date |
---|---|
JPS6386550A true JPS6386550A (en) | 1988-04-16 |
Family
ID=16941312
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP23256486A Pending JPS6386550A (en) | 1986-09-30 | 1986-09-30 | Formation of multilayer interconnection layer |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS6386550A (en) |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH01228132A (en) * | 1988-03-08 | 1989-09-12 | Hitachi Ltd | Manufacture of semiconductor device |
JPH04323828A (en) * | 1991-04-24 | 1992-11-13 | Nec Yamagata Ltd | Manufacture of semiconductor device |
JPH0746755B2 (en) * | 1990-11-15 | 1995-05-17 | インターナシヨナル・ビジネス・マシーンズ・コーポレーシヨン | Method for manufacturing multilayer thin film structure |
US5474956A (en) * | 1995-03-14 | 1995-12-12 | Hughes Aircraft Company | Method of fabricating metallized substrates using an organic etch block layer |
-
1986
- 1986-09-30 JP JP23256486A patent/JPS6386550A/en active Pending
Cited By (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH01228132A (en) * | 1988-03-08 | 1989-09-12 | Hitachi Ltd | Manufacture of semiconductor device |
JPH0746755B2 (en) * | 1990-11-15 | 1995-05-17 | インターナシヨナル・ビジネス・マシーンズ・コーポレーシヨン | Method for manufacturing multilayer thin film structure |
JPH04323828A (en) * | 1991-04-24 | 1992-11-13 | Nec Yamagata Ltd | Manufacture of semiconductor device |
US5474956A (en) * | 1995-03-14 | 1995-12-12 | Hughes Aircraft Company | Method of fabricating metallized substrates using an organic etch block layer |
GB2298959A (en) * | 1995-03-14 | 1996-09-18 | Hughes Aircraft Co | Fabricating metallised substrates |
GB2298959B (en) * | 1995-03-14 | 1999-03-24 | Hughes Aircraft Co | Method of fabricating metallized substrates using an organic etch block layer |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
KR960005864A (en) | Fine pattern formation method | |
JPH04115515A (en) | Forming method of pattern | |
US4546066A (en) | Method for forming narrow images on semiconductor substrates | |
JPH0496065A (en) | Reticle | |
JPS6386550A (en) | Formation of multilayer interconnection layer | |
JPH05326358A (en) | Method for forming fine pattern | |
KR19980028362A (en) | Manufacturing method of fine pattern of semiconductor device | |
JPS62245251A (en) | Resist pattern forming method | |
JPS57183030A (en) | Manufacture of semiconductor device | |
JP2676833B2 (en) | Method for forming photoresist pattern | |
JPH11204414A (en) | Pattern formation method | |
JPH06349728A (en) | Formation of resist pattern | |
JPH0562894A (en) | Forming method for fine pattern | |
JPH05226243A (en) | Manufacture of circuit board for high-speed element mounting | |
KR100369866B1 (en) | Method for forming fine contact hole in semiconductor device | |
KR100220940B1 (en) | Method of manufacturing fine pattern of semiconductor device | |
KR100198599B1 (en) | Alligning method for semiconductor device fabrication | |
JPH0471331B2 (en) | ||
JPH04186641A (en) | Manufacture of semiconductor device | |
JPH10221851A (en) | Pattern forming method | |
JPS61196536A (en) | Semiconductor device material and manufacture of semiconductor device using the material | |
KR950030258A (en) | Photomask Manufacturing Method | |
KR980006348A (en) | Method for manufacturing capacitor of semiconductor device | |
JPS6057632A (en) | Manufacture of semiconductor device | |
JPS636556A (en) | Formation of fine pattern |