JPH06112824A - Interpolation type a/d converter - Google Patents
Interpolation type a/d converterInfo
- Publication number
- JPH06112824A JPH06112824A JP25937292A JP25937292A JPH06112824A JP H06112824 A JPH06112824 A JP H06112824A JP 25937292 A JP25937292 A JP 25937292A JP 25937292 A JP25937292 A JP 25937292A JP H06112824 A JPH06112824 A JP H06112824A
- Authority
- JP
- Japan
- Prior art keywords
- differential amplifier
- output terminal
- interpolation
- resistor
- output
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
Landscapes
- Analogue/Digital Conversion (AREA)
Abstract
Description
【0001】[0001]
【産業上の利用分野】本発明はアナログ信号をデジタル
信号に変換する補間型A/D変換器に関するものであ
る。BACKGROUND OF THE INVENTION 1. Field of the Invention The present invention relates to an interpolation type A / D converter for converting an analog signal into a digital signal.
【0002】[0002]
【従来の技術】近年、電子機器のディジタル化が進むと
ともに、そのキーデバイスとなるA/D変換器の低電力
化、高速化、高精度化が求められるようになってきた。
そしてA/D変換器の低電力化には、補間型などの直並
列変換方式で構成するのが有効である。2. Description of the Related Art In recent years, with the progress of digitization of electronic equipment, there has been a demand for lower power consumption, higher speed, and higher accuracy of an A / D converter which is a key device thereof.
In order to reduce the power consumption of the A / D converter, it is effective to use a serial / parallel conversion method such as an interpolation type.
【0003】以下、従来の補間型A/D変換器について
図2を参照しながら説明する。図2は、従来の補間型A
/D変換器の構成の一例を示す。図2において、1は基
準抵抗列、2は差動増幅器列、3はスイッチ列、4は上
位比較器列、5、6は差動増幅器、7、8は基準電圧入
力端子、9は上位エンコーダ、22、23は補間抵抗
列、24は下位比較器、31、32は補正用比較器、3
5は下位エンコーダ、36はロジック回路、37はアナ
ログ信号入力端子である。A conventional interpolation type A / D converter will be described below with reference to FIG. FIG. 2 shows the conventional interpolation type A.
An example of a structure of a / D converter is shown. In FIG. 2, 1 is a reference resistor train, 2 is a differential amplifier train, 3 is a switch train, 4 is a high order comparator line, 5 and 6 are differential amplifiers, 7 and 8 are reference voltage input terminals, and 9 is a high order encoder. , 22 and 23 are interpolation resistance trains, 24 is a low order comparator, 31 and 32 are correction comparators, 3
Reference numeral 5 is a lower encoder, 36 is a logic circuit, and 37 is an analog signal input terminal.
【0004】この補間型A/D変換器において、まず、
基準抵抗列1で発生させた各基準電圧とアナログ信号入
力端子37の信号との差電圧を差動増幅器列2で増幅
し、それらを比較器列4で比較してアナログ信号入力電
圧の電圧レベルが基準抵抗列1の各タップ電圧V0〜V8
のどのタップ電圧の間にあるかを検出する。そしてその
結果を上位エンコーダ9で二進デジタル信号に変換し、
上位ビットのデジタル信号を得る。In this interpolation type A / D converter, first,
The difference voltage between each reference voltage generated in the reference resistor string 1 and the signal at the analog signal input terminal 37 is amplified in the differential amplifier string 2, and compared in the comparator string 4 to compare the voltage level of the analog signal input voltage. Is each tap voltage V 0 to V 8 of the reference resistor string 1.
To detect which tap voltage is present. And the result is converted into a binary digital signal by the upper encoder 9,
Obtain the high-order bit digital signal.
【0005】次に、上位比較器列4で検出したアナログ
入力信号のレベルに応じてスイッチ列3の特定の4個の
スイッチを閉じる。例えばアナログ入力信号が基準電圧
V4とV5との間のレベルである場合、差動増幅器を介し
て基準抵抗列のV4に接続されたスイッチ2個と、差動
増幅器を介して基準抵抗列のV5に接続されたスイッチ
2個を閉じる。その結果、スイッチ列3に接続された差
動増幅器5、6の出力電圧はそれぞれアナログ入力電圧
がV4、V5のときに等しくなる。次に、差動増幅器の各
出力電圧を補間抵抗列22、23で補間し、その補間抵
抗列22の補間電圧V14、V15、V16と補間抵抗列23
の補間電圧V24、V25、V26を下位比較器列24で比較
し、V4とV5との間におけるアナログ入力信号のレベル
をさらに詳しく検出する。Next, the specific four switches of the switch row 3 are closed according to the level of the analog input signal detected by the upper comparator row 4. For example, when the analog input signal is at a level between the reference voltages V 4 and V 5 , two switches connected to V 4 of the reference resistance string via the differential amplifier and the reference resistance via the differential amplifier. Close the two switches connected to V 5 in the row. As a result, the output voltages of the differential amplifiers 5 and 6 connected to the switch train 3 become equal when the analog input voltages are V 4 and V 5 , respectively. Next, the output voltages of the differential amplifier are interpolated by the interpolation resistance trains 22 and 23, and the interpolation voltages V 14 , V 15 , V 16 and the interpolation resistance train 23 of the interpolation resistance train 22 are interpolated.
The interpolated voltages V 24 , V 25 , and V 26 are compared by the lower comparator array 24 to detect the level of the analog input signal between V 4 and V 5 in more detail.
【0006】そして、下位比較器列24で検出した結果
を下位エンコーダ35で二進デジタル信号に変換し、下
位のデジタル信号を得る。Then, the result detected by the lower comparator array 24 is converted into a binary digital signal by the lower encoder 35 to obtain a lower digital signal.
【0007】しかし、上位変換誤差が原因で下位比較器
列24の結果がV14〜V16とV24〜V26との間にない場
合、補正用比較器31、32のどちらかが出力された場
合、上位の結果を1LSBだけシフトする。However, when the result of the lower comparator array 24 is not between V 14 to V 16 and V 24 to V 26 due to the upper conversion error, one of the correction comparators 31 and 32 is output. If so, the upper result is shifted by 1 LSB.
【0008】得られた上位エンコーダ9と下位エンコー
ダ35の結果をロジック回路36で合成し、同時に上位
の結果が異なる時に、補正用比較器31、32の信号を
用い上位のデジタル信号を1LSB以内で補正を行う。The obtained results of the upper encoder 9 and the lower encoder 35 are combined by the logic circuit 36. At the same time, when the upper results are different, the signals of the correction comparators 31 and 32 are used to output the upper digital signal within 1 LSB. Make a correction.
【0009】以上の動作でアナログ信号入力端子37の
信号を、高精度にデジタル信号に変換する。With the above operation, the signal at the analog signal input terminal 37 is converted into a digital signal with high accuracy.
【0010】[0010]
【発明が解決しようとする課題】しかしながら、上記の
従来の構成では補正用比較器が補間抵抗列の両端に1つ
ずつしかないため、上位エンコーダ9の結果が1LSB
以上の変換誤差を含んだ場合補正できない。従って、ア
ナログ信号入力端子37の信号に対して、高精度の変換
を行なうことができない。However, in the above-mentioned conventional configuration, since there is only one correction comparator at each end of the interpolation resistor string, the result of the upper encoder 9 is 1 LSB.
When the above conversion error is included, it cannot be corrected. Therefore, the signal at the analog signal input terminal 37 cannot be converted with high precision.
【0011】本発明は、上記従来の問題を解決するもの
で、上位変換の結果に1LSB以上の誤差が生じた場合
でも、充分に補正を行なうことが可能な補間型A/D変
換器を提供することを目的とする。The present invention solves the above-mentioned conventional problems, and provides an interpolation type A / D converter capable of performing sufficient correction even when an error of 1 LSB or more occurs in the result of upper conversion. The purpose is to do.
【0012】[0012]
【課題を解決するための手段】上記の目的を達成するた
めに本発明の補間型A/D変換器は、補間抵抗列のそれ
ぞれの端点に補正用補間抵抗列を備え、その両端には演
算増幅器により3LSB相当分の電圧を加え、補間電圧
に応じて補正用比較器列を動作させ、その結果に応じて
上位の変換結果を補正する構成を有している。In order to achieve the above object, the interpolation type A / D converter of the present invention is provided with a correction interpolation resistance series at each end point of the interpolation resistance series, and performs calculation at both ends thereof. The amplifier has a configuration in which a voltage corresponding to 3LSB is applied, the correction comparator array is operated according to the interpolation voltage, and the higher conversion result is corrected according to the result.
【0013】[0013]
【作用】この構成によって上位の変換結果に1LSB以
上の誤差があっても、補正電圧発生用の演算増幅器と補
正電圧設定用抵抗、補正用補間抵抗列、さらに補正用比
較器の追加によって正確な上位データが得られ高精度な
A/D変換が可能となる。With this configuration, even if the higher-order conversion result has an error of 1 LSB or more, the addition of the operational amplifier for generating the correction voltage, the correction voltage setting resistor, the correction interpolating resistor string, and the correction comparator ensures accurate correction. Higher-order data can be obtained and highly accurate A / D conversion becomes possible.
【0014】[0014]
【実施例】以下、本発明の一実施例について、図1を参
照しながら説明する。DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS An embodiment of the present invention will be described below with reference to FIG.
【0015】図1は本発明の実施例における補間型A/
D変換器の構成を示すものであり、図1において、図2
と同一の符号は同一部分を示し、その説明は省略する。FIG. 1 shows an interpolation type A / in the embodiment of the present invention.
2 shows the configuration of the D converter, and in FIG.
The same reference numerals denote the same parts, and a description thereof will be omitted.
【0016】図1において、10〜13は補正用の補間
電圧を発生するための演算増幅器であり、25〜28は
補正用補間抵抗列である。演算増幅器10〜13の入出
力に接続される抵抗14〜21は、補間抵抗列22と補
間抵抗列23の中に構成されている抵抗1つ分の電位差
の2倍の電圧を生じるようにそれぞれ設定される。In FIG. 1, 10 to 13 are operational amplifiers for generating a correction interpolation voltage, and 25 to 28 are correction interpolation resistor strings. The resistors 14 to 21 connected to the input and output of the operational amplifiers 10 to 13 respectively generate a voltage twice as large as the potential difference of one resistor formed in the interpolation resistor train 22 and the interpolation resistor train 23. Is set.
【0017】以上のように構成された補間型A/D変換
器について、以下その動作を説明する。The operation of the interpolation type A / D converter configured as described above will be described below.
【0018】従来の補間型A/D変換器の動作と同様
に、まず基準抵抗列1で発生させた各基準電圧とアナロ
グ信号入力端子37の信号の差電圧を差動増幅器列2で
増幅し、それらを上位比較器列4で比較してアナログ信
号入力電圧の電圧レベルが基準抵抗列1の各タップ電圧
V0〜V8のどのタップ電圧の間にあるかを検出する。そ
して、その結果を上位エンコーダ9で二進デジタル信号
に変換し、上位ビットのデジタル信号を得る。Similar to the operation of the conventional interpolation type A / D converter, first, the difference voltage between each reference voltage generated in the reference resistor train 1 and the signal of the analog signal input terminal 37 is amplified in the differential amplifier train 2. , And compares them in the upper comparator row 4 to detect which tap voltage among the tap voltages V 0 to V 8 of the reference resistance row 1 the voltage level of the analog signal input voltage falls between. Then, the result is converted into a binary digital signal by the upper encoder 9 to obtain a digital signal of upper bits.
【0019】次に、比較器列4で検出したアナログ入力
信号のレベルに応じてスイッチ列3の特定の4個のスイ
ッチを閉じる。例えば、アナログ入力信号が基準電圧V
4とV5の間のレベルの場合、差動増幅器を介して基準抵
抗列のV4に接続されたスイッチ2個と、差動増幅器を
介して基準抵抗列のV5に接続されたスイッチ2個を閉
じる。その結果、スイッチ列3に接続された差動増幅器
5、6の出力電圧はそれぞれアナログ入力電圧がV4、
V5の時に等しくなる。次に、差動増幅器の各出力電圧
を補間抵抗列22、23で補間し、その補間抵抗列22
の補間電圧V14、V15、V16と補間抵抗列23の補間電
圧V24、V25、V26を下位比較器列24で比較し、V4
とV5との間におけるアナログ入力信号のレベルをさら
に詳しく検出する。Next, the specific four switches of the switch row 3 are closed according to the level of the analog input signal detected by the comparator row 4. For example, if the analog input signal is the reference voltage V
For levels between 4 and V 5 , two switches connected to V 4 of the reference resistor string via a differential amplifier and two switches connected to V 5 of the reference resistor string via a differential amplifier. Close the pieces. As a result, the output voltages of the differential amplifiers 5 and 6 connected to the switch train 3 are analog input voltages V 4 and V 4 , respectively.
It becomes equal at V 5 . Next, each output voltage of the differential amplifier is interpolated by interpolation resistance trains 22 and 23, and the interpolation resistance train 22
Of the interpolating voltages V 14 , V 15 and V 16 and the interpolating voltages V 24 , V 25 and V 26 of the interpolating resistor row 23 are compared in the lower comparator row 24, and V 4
More closely detect the level of the analog input signal between V and V 5 .
【0020】そして、下位比較器列24で検出した結果
を下位エンコーダ35で二進デジタル信号に変換し、下
位のデジタル信号を得る。Then, the result detected by the lower comparator array 24 is converted into a binary digital signal by the lower encoder 35 to obtain a lower digital signal.
【0021】しかし、上位変換誤差が原因で下位比較器
列24の結果がV14〜V16とV24〜V26の間にないと判
断し、補正用比較器29〜34のどこか1つが出力され
た場合、上位の結果をその結果だけシフトする。例え
ば、上位からの電圧が下位に送られた場合、下位比較器
が切り替わる信号がV14〜V16、V24〜V26の間にあっ
たとき、上位の結果と下位の結果のみでデジタルデータ
の出力は決定される。しかし、上位からの信号がV14〜
V16、V24〜V26の間になく、V17〜V18、V27〜V28
の間にあった場合、補正用比較器30だけが出力され
る。ここで、補正用抵抗列25〜28の各タップ電位差
を補間用抵抗列22、23の各タップの電位差と同じに
しておくことにより、この結果を元にロジック回路36
において上位エンコーダ9と下位エンコーダ35の結果
を合成して求めるデジタルデータを出力するとともに、
誤差の発生時には上位エンコーダ9のデータを2LSB
分補正することができる。However, it is determined that the result of the lower comparator array 24 is not between V 14 to V 16 and V 24 to V 26 due to the upper conversion error, and one of the correction comparators 29 to 34 is selected. If it is output, the upper result is shifted by that result. For example, if the voltage from the host is sent to the lower, when the signal lower comparator switches was in between V 14 ~V 16, V 24 ~V 26, the output of the digital data only the result of high and low results Is determined. However, the signal from the host is V 14 ~
Not between V 16 and V 24 to V 26 , but V 17 to V 18 , V 27 to V 28
If it is between the two, only the correction comparator 30 is output. Here, by setting the potential difference between the taps of the correction resistor rows 25 to 28 to be the same as the potential difference between the taps of the interpolation resistor rows 22 and 23, the logic circuit 36 is based on this result.
And outputs digital data obtained by combining the results of the upper encoder 9 and the lower encoder 35,
When an error occurs, the data of the upper encoder 9 is changed to 2LSB.
Minutes can be corrected.
【0022】以上のように本実施例によれば、上位エン
コーダの誤差を完全に補正することができ、高精度なA
/D変換が可能である。As described above, according to the present embodiment, it is possible to completely correct the error of the upper encoder, so that the high precision A
/ D conversion is possible.
【0023】[0023]
【発明の効果】本発明は、下位のデジタルデータを求め
る際に、上位からの信号に対してその両側の電圧を随時
発生させる演算増幅器を内蔵し、その電圧を元に上位の
デジタルデータを必要に応じて補間することができる変
換精度の高い極めて優れた補間型A/D変換器を実現で
きるものである。The present invention has a built-in operational amplifier for generating a voltage on both sides of a signal from the upper side at any time when obtaining lower-order digital data, and requires the upper digital data based on the voltage. It is possible to realize an extremely excellent interpolation type A / D converter with high conversion accuracy that can be interpolated according to the above.
【図1】本発明の一実施例における補間型A/D変換器
の構成図FIG. 1 is a configuration diagram of an interpolation type A / D converter according to an embodiment of the present invention.
【図2】従来の補間型A/D変換器の構成図FIG. 2 is a block diagram of a conventional interpolation type A / D converter.
1 基準抵抗列 2 差動増幅器列 3 スイッチ列 4 上位比較器列 5、6 差動増幅器 7、8 基準電圧入力端子 9 上位エンコーダ 10〜13 演算増幅器 14〜21 補正電圧設定抵抗 22、23 補間抵抗列 24 下位比較器列 25〜28 補正用補間抵抗列 29〜34 補正用比較器 35 下位エンコーダ 36 ロジック回路 37 アナログ入力端子 1 reference resistance row 2 differential amplifier row 3 switch row 4 upper comparator row 5, 6 differential amplifier 7, 8 reference voltage input terminal 9 upper encoder 10-13 operational amplifier 14-21 correction voltage setting resistance 22, 23 interpolation resistance Row 24 Lower comparator row 25-28 Correction interpolation resistance row 29-34 Correction comparator 35 Lower encoder 36 Logic circuit 37 Analog input terminal
Claims (1)
ログ出力に結合された第1の差動増幅器と、2つの差動
入力端子が前記上位変換回路のアナログ出力に結合され
た第2の差動増幅器と、一端が前記第1の差動増幅器の
第1の出力端子に結合され他端が前記第1の差動増幅器
の第1の出力端子に結合された第1の補間抵抗列と、一
端が前記第1の差動増幅器の第2の出力端子に結合され
他端が前記第2の差動増幅器の第2の出力端子に結合さ
れた第2の補間抵抗列と、第1の入力端子が前記第1の
差動増幅器の第1の出力端子に接続され、第2の入力端
子が第1の抵抗を介して前記第2の差動増幅器の第1出
力端子に接続され、前記第2の入力端子が出力端子に第
2の抵抗を介して接続された第1の演算増幅器と、第1
の入力端子が前記第1の差動増幅器の第2の出力端子に
接続され、第2の入力端子が第3の抵抗を介して前記第
2の差動増幅器の第2の出力端子に接続され、前記第2
の入力端子が出力端子に第4の抵抗を介して接続された
第2の演算増幅器と、第1の入力端子が前記第2の差動
増幅器の第1の出力端子に接続され、第2の入力端子が
第5の抵抗を介して前記第1の差動増幅器の第1の出力
端子に接続され、前記第2の入力端子が出力端子に第6
の抵抗を介して接続された第3の演算増幅器と、第1の
入力端子が前記第2の差動増幅器の第2の出力端子に接
続され、第2の入力端子が第7の抵抗を介して前記第1
の差動増幅器の第2の出力端子に接続され、前記第2の
入力端子が出力端子に第8の抵抗を介して接続された第
4の演算増幅器と、前記第1の演算増幅器の出力と前記
第1の差動増幅器の第1の出力端子に接続された第1の
補正用補間抵抗列と、前記第2の演算増幅器の出力と前
記第1の差動増幅器の第2の出力端子に接続された第2
の補正用補間抵抗列と、前記第3の演算増幅器の出力と
前記第2の差動増幅器の第1の出力端子に接続された第
3の補正用補間抵抗列と、前記第4の演算増幅器の出力
と前記第2の差動増幅器の第2の出力端子に接続された
第4の補正用補間抵抗列と、前記第1、第2の補間抵抗
列の各タップに結合された比較器列と前記第1、第2、
第3、第4の補正用補間抵抗列の各タップに結合された
比較器列を有する補間型A/D変換器。1. A first differential amplifier having two differential input terminals coupled to an analog output of an upper conversion circuit, and a second differential amplifier having two differential input terminals coupled to an analog output of the upper conversion circuit. Differential amplifier, and a first interpolation resistor string having one end coupled to the first output terminal of the first differential amplifier and the other end coupled to the first output terminal of the first differential amplifier. A second interpolation resistor string having one end coupled to a second output terminal of the first differential amplifier and the other end coupled to a second output terminal of the second differential amplifier; Has an input terminal connected to a first output terminal of the first differential amplifier, a second input terminal connected to a first output terminal of the second differential amplifier via a first resistor, A first operational amplifier having the second input terminal connected to the output terminal via a second resistor;
Input terminal is connected to the second output terminal of the first differential amplifier, and the second input terminal is connected to the second output terminal of the second differential amplifier via a third resistor. , The second
A second operational amplifier whose input terminal is connected to an output terminal via a fourth resistor, and a first input terminal which is connected to a first output terminal of the second differential amplifier, An input terminal is connected to a first output terminal of the first differential amplifier via a fifth resistor, and the second input terminal is a sixth output terminal.
A third operational amplifier connected via a resistance of the second differential amplifier, a first input terminal connected to a second output terminal of the second differential amplifier, and a second input terminal connected via a seventh resistance. The first
A fourth operational amplifier connected to the second output terminal of the differential amplifier, and the second input terminal connected to the output terminal through an eighth resistor; and an output of the first operational amplifier. The first correction interpolating resistor string connected to the first output terminal of the first differential amplifier, the output of the second operational amplifier, and the second output terminal of the first differential amplifier. Second connected
Correction interpolating resistor string, a third correcting interpolating resistor string connected to the output of the third operational amplifier and the first output terminal of the second differential amplifier, and the fourth operational amplifier. Output of the second differential amplifier and a fourth correction interpolating resistor string connected to the second output terminal of the second differential amplifier, and a comparator string coupled to each tap of the first and second interpolating resistor strings. And the first, second,
An interpolation type A / D converter having a comparator row coupled to each tap of the third and fourth correction interpolation resistance rows.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP25937292A JPH06112824A (en) | 1992-09-29 | 1992-09-29 | Interpolation type a/d converter |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP25937292A JPH06112824A (en) | 1992-09-29 | 1992-09-29 | Interpolation type a/d converter |
Publications (1)
Publication Number | Publication Date |
---|---|
JPH06112824A true JPH06112824A (en) | 1994-04-22 |
Family
ID=17333211
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP25937292A Pending JPH06112824A (en) | 1992-09-29 | 1992-09-29 | Interpolation type a/d converter |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPH06112824A (en) |
Cited By (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5739782A (en) * | 1996-07-26 | 1998-04-14 | Mitsubishi Denki Kabushiki Kaisha | Resistance ladder, D/A converter and A/D converter |
EP1370001A2 (en) * | 2002-06-05 | 2003-12-10 | Fujitsu Limited | Interpolation circuit having a conversion error correction range for higher-order bits and A/D conversion circuit utilizing the same |
WO2004086628A1 (en) * | 2003-03-25 | 2004-10-07 | Fujitsu Limited | Encoder circuit and a/d converter circuit |
JP2006121378A (en) * | 2004-10-21 | 2006-05-11 | Nec Electronics Corp | A/d converter |
JP2007306302A (en) * | 2006-05-11 | 2007-11-22 | Sony Corp | Encode circuit and analogue-to-digital converter |
KR100787078B1 (en) * | 2005-03-09 | 2007-12-21 | 후지쯔 가부시끼가이샤 | Encoder circuit and a/d converter circuit |
-
1992
- 1992-09-29 JP JP25937292A patent/JPH06112824A/en active Pending
Cited By (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5739782A (en) * | 1996-07-26 | 1998-04-14 | Mitsubishi Denki Kabushiki Kaisha | Resistance ladder, D/A converter and A/D converter |
EP1370001A2 (en) * | 2002-06-05 | 2003-12-10 | Fujitsu Limited | Interpolation circuit having a conversion error correction range for higher-order bits and A/D conversion circuit utilizing the same |
EP1370001A3 (en) * | 2002-06-05 | 2004-03-10 | Fujitsu Limited | Interpolation circuit having a conversion error correction range for higher-order bits and A/D conversion circuit utilizing the same |
US6720901B2 (en) | 2002-06-05 | 2004-04-13 | Fujitsu Limited | Interpolation circuit having a conversion error connection range for higher-order bits and A/D conversion circuit utilizing the same |
WO2004086628A1 (en) * | 2003-03-25 | 2004-10-07 | Fujitsu Limited | Encoder circuit and a/d converter circuit |
US7271757B2 (en) | 2003-03-25 | 2007-09-18 | Fujitsu Limited | Encoder circuit and A/D conversion circuit |
US7456774B2 (en) | 2003-03-25 | 2008-11-25 | Fujitsu Limited | Encoder circuit and A/D conversion circuit |
JP2006121378A (en) * | 2004-10-21 | 2006-05-11 | Nec Electronics Corp | A/d converter |
JP4526919B2 (en) * | 2004-10-21 | 2010-08-18 | ルネサスエレクトロニクス株式会社 | A / D converter |
KR100787078B1 (en) * | 2005-03-09 | 2007-12-21 | 후지쯔 가부시끼가이샤 | Encoder circuit and a/d converter circuit |
JP2007306302A (en) * | 2006-05-11 | 2007-11-22 | Sony Corp | Encode circuit and analogue-to-digital converter |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JP3229135B2 (en) | Analog / digital converter | |
JPH05218868A (en) | Multistage a/d converter | |
US5184130A (en) | Multi-stage A/D converter | |
JPH0239136B2 (en) | ||
US5210537A (en) | Multi-stage A/D converter | |
KR940017236A (en) | Analog digital converter | |
US7403149B2 (en) | Folding and interpolating analog-to-digital converter and method of converting analog signal to digital signal | |
JP3238573B2 (en) | encoder | |
JP4526919B2 (en) | A / D converter | |
JPH06112824A (en) | Interpolation type a/d converter | |
US6812878B1 (en) | Per-element resampling for a digital-to-analog converter | |
US6288662B1 (en) | A/D converter circuit having ladder resistor network with alternating first and second resistors of different resistance values | |
US7042373B2 (en) | Error measuring method for digitally self-calibrating pipeline ADC and apparatus thereof | |
JPH02268521A (en) | Method and device for a/d conversion | |
US6346906B1 (en) | Thermometric-binary code conversion method, conversion circuit therefor and encoder element circuits used therefor | |
JP2778058B2 (en) | AD conversion circuit | |
JP2775775B2 (en) | AD conversion circuit | |
KR100667907B1 (en) | Analog to digital converter | |
JP2778057B2 (en) | AD conversion circuit | |
JPH02125530A (en) | Ad conversion circuit | |
JP2775776B2 (en) | AD conversion circuit | |
JP2003032112A (en) | Analog to digital conversion circuit and its dc bias voltage generating method | |
JP5325587B2 (en) | D / A converter circuit | |
JPS59181822A (en) | Decoder for parallel expansion type digital-analog converter | |
JPH02202224A (en) | Ad conversion circuit |