Nothing Special   »   [go: up one dir, main page]

JPH0419836U - - Google Patents

Info

Publication number
JPH0419836U
JPH0419836U JP1990057099U JP5709990U JPH0419836U JP H0419836 U JPH0419836 U JP H0419836U JP 1990057099 U JP1990057099 U JP 1990057099U JP 5709990 U JP5709990 U JP 5709990U JP H0419836 U JPH0419836 U JP H0419836U
Authority
JP
Japan
Prior art keywords
converter
output
variable frequency
analog
analog signal
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
JP1990057099U
Other languages
Japanese (ja)
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed filed Critical
Priority to JP1990057099U priority Critical patent/JPH0419836U/ja
Publication of JPH0419836U publication Critical patent/JPH0419836U/ja
Pending legal-status Critical Current

Links

Landscapes

  • Pulse Circuits (AREA)
  • Manipulation Of Pulses (AREA)
  • Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)

Description

【図面の簡単な説明】[Brief explanation of the drawing]

第1図はこの考案の実施例を示すブロツク図、
第2図はその変形例の一部を示すブロツク図、第
3図は従来のクロツク発生回路を示すブロツク図
である。
Figure 1 is a block diagram showing an embodiment of this invention.
FIG. 2 is a block diagram showing a part of a modification thereof, and FIG. 3 is a block diagram showing a conventional clock generation circuit.

Claims (1)

【実用新案登録請求の範囲】 基準信号を可変周波数回路で周波数をN/M倍
し(N,Mは正整数)、その可変周波数回路の出
力を位相同期ループに基準として入力し、目的と
する遅延量に対応したデジタル値をDA変換器で
アナログ信号に変換し、そのアナログ信号を上記
位相同期ループ内に供給して、上記可変周波数回
路の出力を基準とし、上記デジタル値に応じた量
だけ遅延したクロツクを出力するクロツク発生回
路において、 上記N/Mに対応するアナログ信号を発生する
アナログ変換器と、 そのアナログ変換器の出力を上記DA変換器へ
その変換基準信号として供給する、 ことを特徴とするクロツク発生回路。
[Claims for Utility Model Registration] Multiply the frequency of a reference signal by N/M using a variable frequency circuit (N and M are positive integers), input the output of the variable frequency circuit to a phase-locked loop as a reference, and achieve the desired purpose. A digital value corresponding to the amount of delay is converted into an analog signal by a DA converter, and the analog signal is supplied to the phase-locked loop, and the output of the variable frequency circuit is used as a reference, and only the amount corresponding to the digital value is generated. In a clock generation circuit that outputs a delayed clock, an analog converter generates an analog signal corresponding to the N/M, and the output of the analog converter is supplied to the DA converter as its conversion reference signal. Characteristic clock generation circuit.
JP1990057099U 1990-05-30 1990-05-30 Pending JPH0419836U (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP1990057099U JPH0419836U (en) 1990-05-30 1990-05-30

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP1990057099U JPH0419836U (en) 1990-05-30 1990-05-30

Publications (1)

Publication Number Publication Date
JPH0419836U true JPH0419836U (en) 1992-02-19

Family

ID=31581505

Family Applications (1)

Application Number Title Priority Date Filing Date
JP1990057099U Pending JPH0419836U (en) 1990-05-30 1990-05-30

Country Status (1)

Country Link
JP (1) JPH0419836U (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2013229731A (en) * 2012-04-25 2013-11-07 Mitsubishi Electric Corp Signal source synchronization circuit

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2013229731A (en) * 2012-04-25 2013-11-07 Mitsubishi Electric Corp Signal source synchronization circuit

Similar Documents

Publication Publication Date Title
JPH0419836U (en)
JPH03120127U (en)
JPH0334332U (en)
JPH0467826U (en)
JPS62158937U (en)
JPH0398532U (en)
JPS6286740U (en)
JPH0728750Y2 (en) PM wave modulator
JPS6450374U (en)
JPH03123327U (en)
JPS62296612A (en) Delay circuit
JPS6314170U (en)
JPH048538U (en)
JPH0419826U (en)
JPH044441U (en)
JPS62138255U (en)
JPH02118871U (en)
JPS63183718U (en)
JPH02142900U (en)
JPH0446725U (en)
JPH0236232U (en)
JPH0270542U (en)
JPH0284426U (en)
JPS63143098U (en)
JPH0191334U (en)