GB1565541A - Sync regenerator - Google Patents
Sync regenerator Download PDFInfo
- Publication number
- GB1565541A GB1565541A GB1112176A GB1112176A GB1565541A GB 1565541 A GB1565541 A GB 1565541A GB 1112176 A GB1112176 A GB 1112176A GB 1112176 A GB1112176 A GB 1112176A GB 1565541 A GB1565541 A GB 1565541A
- Authority
- GB
- United Kingdom
- Prior art keywords
- comparator
- resistor
- capacitor
- detector
- reference potential
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired
Links
Classifications
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N5/00—Details of television systems
- H04N5/04—Synchronising
- H04N5/08—Separation of synchronising signals from picture signals
Landscapes
- Engineering & Computer Science (AREA)
- Multimedia (AREA)
- Signal Processing (AREA)
- Synchronizing For Television (AREA)
Description
(54) SYNC REGENERATOR
(71) We, RCA CORPORATION, a corporation organized under the laws of the
State of Delaware, United States of
America, of 30 Rockefeller Plaza, City and
State of New York, 10020, United States of
America, do hereby declare the invention, for which we pray that a patent may be granted to us, and the method by which it is to be performed, to be particularly described in and by the following statement:- This invention relates to circuitry for regenerating synchronizing signals obtained from a composite television video signal.
In television systems, the synchronizing signal components of the composite video signal often become distorted and subject to noise during signal processing which results in erratic synchronism of the television picture. It is common practice, in such cases, to separate the synchronizing signals from the composite video signal and to replace the original synchronizing signals with a regenerated synchronizing signal to improve the overall picture synchronization.
Known circuits for separating and regenerating the synchronizing components from a composite video signal generally comprise a level detector and clamp circuit followed by a monostable multivibrator. In operation, such circuits generally detect the leading edge of the synchronizing pulse and, in turn, trigger the monostable multivibrator, which generates a replacement pulse of appropriate duration and amplitude. These known circuits, however, often do not produce reliable and uniform signal regeneration because the leading edge of the original pulse may itself be distorted or noisy, which will offset the detection, timing and initiation of the monostable multivibrator. Additional difficulties in reliable and uniform signal regeneration occur in the prior art circuitry in situations where the signal amplitude level applied to the sync separator varies substantially in amplitude as is common in switching between several video signal sources. Substantial changes in signal
amplitude are particularly troublesome in
developing accurate timing regeneration
due to the nature of the synchronising
signals, in particular the horizontal
synchronising signal which has a well
defined rise time in accordance with the
NTSC standards. Substantial changes in video signal level will result in a substantial change in average picture level and a resulting shift in the time at which the threshold level of the sync separator is activated. Therefore, even though the output amplitude of the sync regenerator circuit is amplitude controlled, the timing error in initiating sync signal regeneration is coupled through to the newly regenerated signal. This timing error is particularly troublesome when one or more video signals are coupled together in a manner known as genlock, wherein the synchronizing components of a master signal are substituted for the synchronizing signals of a slaved video signal. Such timing errors are also troublesome in situations where one or more video signals are intermixed for special effects.
According to the present invention there
is provided a circuit for regenerating -synchronizing information signals from a source of synchronizing information signals having possible varying amplitude and width, comprising:
terminals for a source of first reference potential;
comparator means responsive to said source of synchronizing information signals and said reference potential for developing output pulses of substantially constant amplitude when said first reference potential is exceeded;
pulse width detector means coupled to said comparator means for producing an output signal representative of the width of said constant amplitude comparator output pulses;
terminals for a source of second reference potential; and
feedback means coupled to said source of second reference potential and said detector means and responsive to said detector output signal for varying said first reference potential coupled to said comparator means for maintaining the width of said comparator output pulses constant.
In the Drawing: Figure 1 is a detailed schematic drawing of a constant amplitude-constant width sync separator and regenerating circuit
embodying the present invention; and
Figures 2a, b and c illustrate waveforms depicting the operation of the circuit of
Figure 1.
In Figure 1, a composite video signal is
coupled by a capacitor 8 to the common point of a clamp circuit comprising the
series combination of a resistor 10 and diode
12 coupled between a source of voltage +V
and a point of reference potential (ground).
Diode 12 is poled so as to limit the positive excursions of the applied video signal and
clamp the sync tips to a point of reference of
substantially zero, as is illustrated in waveforms 40 and 41 of Figures 2a and 2b.
The clamped input signal from resistor 10
and diode 12 is coupled by means of a
resistor 14 to the positive input of a comparator 16. The output terminal of comparator 16 is coupled to the common point of an output clamp and detector
circuit comprising the series combination of a resistor 18 and diode 20 coupled between
a source of potential +V and a detector
network 22, 24 which comprises a parallel
combination of resistor 22 and capacitor 24
coupled from the other end of diode 20 to ground. The output signal from the detector network 22, 24 is coupled to the positive input terminal of an operational amplifier
30. The output terminal of comparator 16 is also coupled to an output terminal identified as SYNC OUTPUT. The negative
input of comparator 16 is coupled to a reference voltage, developed by operational amplifier 30, by means of a filter network comprising resistor 32 and capacity 34. A voltage divider, comprising the series combination of resistors 26 and 28, is coupled between source of voltage +V and ground. The common point of the voltage divider 26, 28 is coupled to the negative input terminal of amplifier 30 for providing a reference potential thereto; additionally, a feedback resistor 36 is coupled from the output terminal of amplifier 30 and the negative input summing junction of amplifier 30. In this configuration, amplifier 30 operates as an operational amplifier to maintain its output voltage constant in proportion to the reference voltage applied at its negative input terminal from voltage divider 26, 28. As will be explained below, a changing positive voltage proportional to the width of the comparator 16 output signal applied to the positive input terminal of amplifier 30 from detector network 22, 24 will add or subtract from the negative reference voltage output of amplifier 30.
Insofar as described, the operation of the illustrated circuit is as follows: the application of a video signal, illustrated by waveform 40 of Figure 2a, results in the voltage applied to the positive terminal of comparator 16, exceeding the reference (e, of Figure 2a) applied to the negative input terminal of comparator 16. At this point, the comparator output signal at the output terminal of comparator 16 changes its output signal level to develop a constant amplitude pulse. This pulse is held at a voltage close to +V by means of a resistor 18, forward-biased diode 20 and resistor 22 coupled to the output terminal of comparator 16 and a source of voltage +V, as illustrated by time t1-t4 of waveform 42 in Figure 2c. In the event that the video signal input to comparator 16 changes substantially in amplitude, as illustrated by waveform 41 of Figure 2b, without a corresponding change in reference threshold e1, the output of comparator 16 narrows in width, as illustrated by time t2-t3 of waveform 43 in Figure 2c because the selected reference e, now causes the comparator 16 output signal to change its output level at a proportionally narrower portion of the defined rise time of the synchronizing component of the composite video signal. This change in duration of the regenerated sync pulse affects the timing of synchronization and, as previously stated, is undesirable when attempting genlock and/or special effects operations. Diode 20, resistor 22 and capacitor 24, in the form of a pulse width detector which provides an average D.C. value coupled in a feedback path from the output terminal of comparator 16 to the positive input terminal of amplifier 30, will substantially eliminate this source of timing error.
The D.C. value established across capacitor 24 is applied to the positive input terminal of amplifier 30 where it is combined with the output reference potential from amplifier 30, as established by the voltage divider 26, 28, to establish a new reference output potential from amplifier 30. The new reference potential value at the output terminal of amplifier 30 is coupled by means of filter network 32, 34, which serves to further stabilize the reference output signal at the input of comparator 16 during each television line, to the negative input of comparator 16 so as to correct the sampling point on the incoming waveform (41 of
Figure 2b), as illustrated by new threshold level e2 of Figure 2b, so as to maintain the desired pulse width output (t1-t4 of waveform 42 of Figure 2c) from comparator 16. The signal, now of constant amplitude and constant width, appearing at the output terminal of comparator 16, is coupled to an output terminal identified as SYNC
OUTPUT and represents the desired regenerated sync signal.
Diode 20 provides a low forward impedance charging path into capacitor 24 for positive going portions of the output signal from comparator 16. Diode 20 also provides a highly isolated discharge path, primarily resistor 22, for capacitor 24.
Capacitor 24 is made large to achieve a time constant which insures that the charging time constant of the detector circuit is consistent with the frequency range of the applied sync signals to insure an effective pulse width detection; therefore, it is understood that the detector circuit operates as a pulse width detector and not as a peak detector, the latter of which would not provide operation in accordance with the invention. In addition, the highly isolated discharge path provided by diode 20 helps to maintain a higher average D.C.
voltage level across capacitor 24 which lessens the gain requirements of amplifier 30.
The following component designations and values have been employed in a sync regenerator embodying the invention:
Comparator 16 National LM219 Amplifier 30 Motorola 3503
Diode 12, 20 IN914 Resistor 10 47.5 Kilohms
Resistor 14 5110 ohms
Resistor 18 2940 ohms
Resistor 22 88.7 Kilohms
Resistor 26 3240 ohms
Resistor 28 9090 ohms
Resistor 36 20 Kilohms
Resistor 32 1 Kilohm
Capacitor 24 22 ,ufd Capacitor 34 .1 ,ufd Voltage +V 10 volts
WHAT WE CLAIM IS:
1. A circuit for regenerating synchronizing information signals from a source of synchronizing information signals having possible varying amplitude and width, comprising:
terminals for a source of first reference potential;
comparator means responsive to said source of synchronizing information signals and said reference potential for developing output pulses of substantially constant amplitude when said first reference potential is exceeded;
pulse width detector means coupled to said comparator means for producing an output signal representative of the width of said constant amplitude comparator output pulses;
terminals for a source of second reference potential; and
feedback means coupled to said source of second reference potential and said detector means and respbnsive to said detector output signal for varying said first reference potential coupled to said comparator means for maintaining the width of said comparator output pulses constant.
2. A circuit according to Claim 1 wherein said pulse width detector means comprises a diode coupled to the parallel conbination of a resistor and capacitor for providing a low forward impedance charging path to said capacitor, said detector means having such a charging-discharging time constant as to insure effective pulse width detection at a television line rate.
3. A circuit according to Claims 1 or 2 wherein said feedback means includes a filter network to further stabilize said first reference potential at said comparator means during each television line.
4. A sync pulse regenerator substantially as hereinbefore described with reference to
Figure 1.
**WARNING** end of DESC field may overlap start of CLMS **.
Claims (4)
- **WARNING** start of CLMS field may overlap end of DESC **.waveform 42 of Figure 2c) from comparator 16. The signal, now of constant amplitude and constant width, appearing at the output terminal of comparator 16, is coupled to an output terminal identified as SYNC OUTPUT and represents the desired regenerated sync signal.Diode 20 provides a low forward impedance charging path into capacitor 24 for positive going portions of the output signal from comparator 16. Diode 20 also provides a highly isolated discharge path, primarily resistor 22, for capacitor 24.Capacitor 24 is made large to achieve a time constant which insures that the charging time constant of the detector circuit is consistent with the frequency range of the applied sync signals to insure an effective pulse width detection; therefore, it is understood that the detector circuit operates as a pulse width detector and not as a peak detector, the latter of which would not provide operation in accordance with the invention. In addition, the highly isolated discharge path provided by diode 20 helps to maintain a higher average D.C.voltage level across capacitor 24 which lessens the gain requirements of amplifier 30.The following component designations and values have been employed in a sync regenerator embodying the invention: Comparator 16 National LM219 Amplifier 30 Motorola 3503 Diode 12, 20 IN914 Resistor 10 47.5 Kilohms Resistor 14 5110 ohms Resistor 18 2940 ohms Resistor 22 88.7 Kilohms Resistor 26 3240 ohms Resistor 28 9090 ohms Resistor 36 20 Kilohms Resistor 32 1 Kilohm Capacitor 24 22 ,ufd Capacitor 34 .1 ,ufd Voltage +V 10 volts WHAT WE CLAIM IS: 1. A circuit for regenerating synchronizing information signals from a source of synchronizing information signals having possible varying amplitude and width, comprising: terminals for a source of first reference potential; comparator means responsive to said source of synchronizing information signals and said reference potential for developing output pulses of substantially constant amplitude when said first reference potential is exceeded; pulse width detector means coupled to said comparator means for producing an output signal representative of the width of said constant amplitude comparator output pulses; terminals for a source of second reference potential; and feedback means coupled to said source of second reference potential and said detector means and respbnsive to said detector output signal for varying said first reference potential coupled to said comparator means for maintaining the width of said comparator output pulses constant.
- 2. A circuit according to Claim 1 wherein said pulse width detector means comprises a diode coupled to the parallel conbination of a resistor and capacitor for providing a low forward impedance charging path to said capacitor, said detector means having such a charging-discharging time constant as to insure effective pulse width detection at a television line rate.
- 3. A circuit according to Claims 1 or 2 wherein said feedback means includes a filter network to further stabilize said first reference potential at said comparator means during each television line.
- 4. A sync pulse regenerator substantially as hereinbefore described with reference to Figure 1.
Priority Applications (7)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
GB1112176A GB1565541A (en) | 1976-03-19 | 1976-03-19 | Sync regenerator |
US05/700,122 US4064541A (en) | 1976-03-19 | 1976-06-28 | Constant pulse width sync regenerator |
CA273,138A CA1076247A (en) | 1976-03-19 | 1977-03-03 | Constant pulse width sync regenerator |
JP2912577A JPS52114214A (en) | 1976-03-19 | 1977-03-15 | Regenerative circuit for synchronous information signals |
DE2712024A DE2712024C3 (en) | 1976-03-19 | 1977-03-18 | Circuit arrangement for the regeneration of synchronous signals |
NL7702993A NL7702993A (en) | 1976-03-19 | 1977-03-18 | CHAIN FOR GENERATING SYNCHRONIZATION SIGNALS. |
FR7708221A FR2345027A1 (en) | 1976-03-19 | 1977-03-18 | CONSTANT WIDTH PULSE SYNCHRONIZATION SIGNAL REGENERATOR |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
GB1112176A GB1565541A (en) | 1976-03-19 | 1976-03-19 | Sync regenerator |
Publications (1)
Publication Number | Publication Date |
---|---|
GB1565541A true GB1565541A (en) | 1980-04-23 |
Family
ID=9980422
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
GB1112176A Expired GB1565541A (en) | 1976-03-19 | 1976-03-19 | Sync regenerator |
Country Status (1)
Country | Link |
---|---|
GB (1) | GB1565541A (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4410907A (en) * | 1981-11-16 | 1983-10-18 | Rca Corporation | Burst gate keying and back porch clamp pulse generator |
-
1976
- 1976-03-19 GB GB1112176A patent/GB1565541A/en not_active Expired
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4410907A (en) * | 1981-11-16 | 1983-10-18 | Rca Corporation | Burst gate keying and back porch clamp pulse generator |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US4064541A (en) | Constant pulse width sync regenerator | |
US2681379A (en) | Signal operated automatic color control circuits | |
US4115812A (en) | Automatic gain control circuit | |
US2801364A (en) | Circuit-arrangement in which a signal is supplied to a control-device | |
DE3235936C2 (en) | Synchronous circuit for deriving and processing a synchronous signal present in an incoming video signal | |
US4173023A (en) | Burst gate circuit | |
US4580166A (en) | Synchronizing signal separator network | |
US3624288A (en) | Video signal noise elimination circuit | |
JPS6111022B2 (en) | ||
US4295161A (en) | Keyed noise filter in a television receiver | |
GB1565541A (en) | Sync regenerator | |
US4408229A (en) | Noise sensitivity reduction apparatus for a TV receiver AGC system | |
US2988593A (en) | Tape reproducing system | |
DE2551588C3 (en) | Playback device for optical discs | |
US2308375A (en) | Television synchronizing system | |
US2726282A (en) | Television synchronizing system | |
US2713612A (en) | Television system | |
US2551250A (en) | Pulse discriminator | |
US5003391A (en) | Circuitry for processing a synchronizing signal | |
US3912864A (en) | Circuit arrangement for supplying pulses having a defined pulse edge duration in a television image signal | |
US4238769A (en) | Vertical synchronization circuit for television receivers | |
US2700074A (en) | Gain control system for wave-signal receivers | |
US2924654A (en) | Circuit arrangement to derive a synchronising voltage for the frame sawtooth generator | |
US3740473A (en) | Television receiver having a phase comparison circuit and a gain control circuit | |
GB2131257A (en) | Switching network with suppressed switching transients |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PS | Patent sealed | ||
PCNP | Patent ceased through non-payment of renewal fee |