EP1400017B1 - A multi-level quantizer with current mode dem switch matrices and separate dem decision logic for a multibit sigma delta modulator - Google Patents
A multi-level quantizer with current mode dem switch matrices and separate dem decision logic for a multibit sigma delta modulator Download PDFInfo
- Publication number
- EP1400017B1 EP1400017B1 EP02735826A EP02735826A EP1400017B1 EP 1400017 B1 EP1400017 B1 EP 1400017B1 EP 02735826 A EP02735826 A EP 02735826A EP 02735826 A EP02735826 A EP 02735826A EP 1400017 B1 EP1400017 B1 EP 1400017B1
- Authority
- EP
- European Patent Office
- Prior art keywords
- dem
- signal
- input
- sigma
- delta modulator
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
- 239000011159 matrix material Substances 0.000 claims abstract description 20
- 238000005070 sampling Methods 0.000 claims description 16
- 238000000034 method Methods 0.000 abstract description 13
- 238000006243 chemical reaction Methods 0.000 description 7
- 238000013139 quantization Methods 0.000 description 7
- 239000000872 buffer Substances 0.000 description 6
- 238000010586 diagram Methods 0.000 description 6
- 230000000694 effects Effects 0.000 description 6
- 238000012935 Averaging Methods 0.000 description 5
- 239000003990 capacitor Substances 0.000 description 4
- 230000001172 regenerating effect Effects 0.000 description 4
- 230000008901 benefit Effects 0.000 description 3
- 125000004122 cyclic group Chemical group 0.000 description 3
- 230000007274 generation of a signal involved in cell-cell signaling Effects 0.000 description 3
- 238000005259 measurement Methods 0.000 description 3
- 230000008569 process Effects 0.000 description 3
- 238000012545 processing Methods 0.000 description 3
- 230000003068 static effect Effects 0.000 description 3
- 230000000295 complement effect Effects 0.000 description 2
- 150000001875 compounds Chemical class 0.000 description 2
- 238000013461 design Methods 0.000 description 2
- 229920005994 diacetyl cellulose Polymers 0.000 description 2
- 238000013459 approach Methods 0.000 description 1
- 230000009286 beneficial effect Effects 0.000 description 1
- 238000004891 communication Methods 0.000 description 1
- 238000010276 construction Methods 0.000 description 1
- 238000012937 correction Methods 0.000 description 1
- 230000008878 coupling Effects 0.000 description 1
- 238000010168 coupling process Methods 0.000 description 1
- 238000005859 coupling reaction Methods 0.000 description 1
- 230000001934 delay Effects 0.000 description 1
- 230000003111 delayed effect Effects 0.000 description 1
- 238000001914 filtration Methods 0.000 description 1
- 238000002347 injection Methods 0.000 description 1
- 239000007924 injection Substances 0.000 description 1
- 230000010354 integration Effects 0.000 description 1
- 238000010295 mobile communication Methods 0.000 description 1
- 230000008707 rearrangement Effects 0.000 description 1
- 238000007493 shaping process Methods 0.000 description 1
- 239000007787 solid Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M3/00—Conversion of analogue values to or from differential modulation
- H03M3/04—Differential modulation with several bits, e.g. differential pulse code modulation [DPCM]
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M1/00—Analogue/digital conversion; Digital/analogue conversion
- H03M1/06—Continuously compensating for, or preventing, undesired influence of physical parameters
- H03M1/0617—Continuously compensating for, or preventing, undesired influence of physical parameters characterised by the use of methods or means not specific to a particular type of detrimental influence
- H03M1/0634—Continuously compensating for, or preventing, undesired influence of physical parameters characterised by the use of methods or means not specific to a particular type of detrimental influence by averaging out the errors, e.g. using sliding scale
- H03M1/0656—Continuously compensating for, or preventing, undesired influence of physical parameters characterised by the use of methods or means not specific to a particular type of detrimental influence by averaging out the errors, e.g. using sliding scale in the time domain, e.g. using intended jitter as a dither signal
- H03M1/066—Continuously compensating for, or preventing, undesired influence of physical parameters characterised by the use of methods or means not specific to a particular type of detrimental influence by averaging out the errors, e.g. using sliding scale in the time domain, e.g. using intended jitter as a dither signal by continuously permuting the elements used, i.e. dynamic element matching
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M1/00—Analogue/digital conversion; Digital/analogue conversion
- H03M1/06—Continuously compensating for, or preventing, undesired influence of physical parameters
- H03M1/0617—Continuously compensating for, or preventing, undesired influence of physical parameters characterised by the use of methods or means not specific to a particular type of detrimental influence
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M1/00—Analogue/digital conversion; Digital/analogue conversion
- H03M1/12—Analogue/digital converters
- H03M1/34—Analogue value compared with reference values
- H03M1/36—Analogue value compared with reference values simultaneously only, i.e. parallel type
- H03M1/361—Analogue value compared with reference values simultaneously only, i.e. parallel type having a separate comparator and reference value for each quantisation level, i.e. full flash converter type
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M3/00—Conversion of analogue values to or from differential modulation
- H03M3/30—Delta-sigma modulation
- H03M3/322—Continuously compensating for, or preventing, undesired influence of physical parameters
- H03M3/324—Continuously compensating for, or preventing, undesired influence of physical parameters characterised by means or methods for compensating or preventing more than one type of error at a time, e.g. by synchronisation or using a ratiometric arrangement
- H03M3/326—Continuously compensating for, or preventing, undesired influence of physical parameters characterised by means or methods for compensating or preventing more than one type of error at a time, e.g. by synchronisation or using a ratiometric arrangement by averaging out the errors
- H03M3/328—Continuously compensating for, or preventing, undesired influence of physical parameters characterised by means or methods for compensating or preventing more than one type of error at a time, e.g. by synchronisation or using a ratiometric arrangement by averaging out the errors using dither
- H03M3/3287—Continuously compensating for, or preventing, undesired influence of physical parameters characterised by means or methods for compensating or preventing more than one type of error at a time, e.g. by synchronisation or using a ratiometric arrangement by averaging out the errors using dither the dither being at least partially dependent on the input signal
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M3/00—Conversion of analogue values to or from differential modulation
- H03M3/30—Delta-sigma modulation
- H03M3/322—Continuously compensating for, or preventing, undesired influence of physical parameters
- H03M3/324—Continuously compensating for, or preventing, undesired influence of physical parameters characterised by means or methods for compensating or preventing more than one type of error at a time, e.g. by synchronisation or using a ratiometric arrangement
- H03M3/326—Continuously compensating for, or preventing, undesired influence of physical parameters characterised by means or methods for compensating or preventing more than one type of error at a time, e.g. by synchronisation or using a ratiometric arrangement by averaging out the errors
- H03M3/328—Continuously compensating for, or preventing, undesired influence of physical parameters characterised by means or methods for compensating or preventing more than one type of error at a time, e.g. by synchronisation or using a ratiometric arrangement by averaging out the errors using dither
- H03M3/33—Continuously compensating for, or preventing, undesired influence of physical parameters characterised by means or methods for compensating or preventing more than one type of error at a time, e.g. by synchronisation or using a ratiometric arrangement by averaging out the errors using dither the dither being a random signal
- H03M3/332—Continuously compensating for, or preventing, undesired influence of physical parameters characterised by means or methods for compensating or preventing more than one type of error at a time, e.g. by synchronisation or using a ratiometric arrangement by averaging out the errors using dither the dither being a random signal in particular a pseudo-random signal
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M3/00—Conversion of analogue values to or from differential modulation
- H03M3/30—Delta-sigma modulation
- H03M3/39—Structural details of delta-sigma modulators, e.g. incremental delta-sigma modulators
- H03M3/412—Structural details of delta-sigma modulators, e.g. incremental delta-sigma modulators characterised by the number of quantisers and their type and resolution
- H03M3/422—Structural details of delta-sigma modulators, e.g. incremental delta-sigma modulators characterised by the number of quantisers and their type and resolution having one quantiser only
- H03M3/424—Structural details of delta-sigma modulators, e.g. incremental delta-sigma modulators characterised by the number of quantisers and their type and resolution having one quantiser only the quantiser being a multiple bit one
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M3/00—Conversion of analogue values to or from differential modulation
- H03M3/30—Delta-sigma modulation
- H03M3/458—Analogue/digital converters using delta-sigma modulation as an intermediate step
- H03M3/464—Details of the digital/analogue conversion in the feedback path
Definitions
- ADC analog-to-digital converter
- SD sigma-delta modulators
- SD modulators used in ADCs and other applications are well known in the art. Reference may be had, by example, to S.R. Norsworthy et al., “Delta-Sigma Data Converters", IEEE Press, NY, 1997 , and to J.G. Proakis et al., "Digital Signal Processing” Third Edition, Prentice-Hall, 1996 .
- a typical embodiment of a SD modulator includes a loop filter followed by quantizer, and a digital-to-analog converter (DAC) in the feedback path.
- DAC digital-to-analog converter
- TW 425 774B discloses a SD modulator including a loop filter, followed by a multilevel quantizer, followed by a Dynamic Element Matching block, and a digital-to-analog converter in the feedback path.
- Single-bit SD modulators are widely used in analog-to-digital converters (ADC) because they do not require accurate components, and can thus be readily implemented using modem CMOS processes.
- the single-bit DAC in the feedback loop is particularly easy to implement, as it is inherently linear.
- OSR oversampling ratio
- modulator order can be reduced by increasing the number of quantization levels, i.e.
- One of the strengths of the sigma-delta modulator technique is that there are several ways in which to configure the sigma-delta modulator to meet the required specifications.
- the OSR, the modulator order and the number of quantization levels may all be varied depending on the application or mode of operation.
- RF radio frequency
- analog baseband circuitry in order to fully exploit the benefits of modem digital signal processing during multimode operation, it is often desirable to use common radio frequency (RF) and analog baseband circuitry in all of the operational modes, and to then perform all protocol and system-specific functions in the digital domain. This places even higher requirements on the dynamic range and sampling frequency of the analog-to-digital converter.
- RF radio frequency
- analog baseband blocks such as filters and variable gain amplifiers
- a multilevel quantizer is provided in combination with dynamic element matching (DEM) circuitry in a multibit sigma-delta modulator.
- the DEM circuitry is implemented in an integrated circuit area and power efficient manner, and is also implemented so as to relax the strict timing constraints imposed on the operation of the DEM circuitry.
- the timing constraints arise from the fact that the sigma-delta modulator is a feedback system, and the DEM circuitry is a component part of the feedback loop.
- the DEM circuitry is divided into two major component parts: at least one DEM switch matrix (SM), preferably a current mode DEM switching matrix, and an associated DEM decision logic block that implements the DEM control algorithm and that controls the DEM SM.
- SM DEM switch matrix
- DEM decision logic block is removed from the delay sensitive sigma-delta feedback loop, while the DEM SM remains within the feedback loop. In this manner the DEM decision logic block has more time to implement the DEM algorithm, which in turn gives more freedom and flexibility in the design of the DEM algorithm.
- One beneficial result is that, for example, a more complex DEM algorithm may be employed than would otherwise be possible.
- the undesirable effect caused by the nonlinearity of the multibit DAC i.e., the generation of spurious and harmonic tones, is reduced by using the DEM SM to rearrange the bits according to a suitable algorithm so that the tones are converted to frequency-shaped noise.
- the required circuit area, power consumption and speed of the DEM SM are improved as well, as a compound quantizer/SM structure is simple and convenient to implement, and has the potential to reduce the area, power consumption and delay in the feedback loop, as compared to using a separate quantizer and SM.
- the preferred current steering logic used in the DEM SM is dense, compact and fast, and if implemented with minimum size transistors, the additional capacitive load, and therefore also the increase in the current consumption, is insignificant.
- a method for operating a quantizer of a sigma-delta modulator includes sampling and converting a quantizer input signal to a sampled current signal; adding a dither current signal to the sampled current signal to generate a dithered sampled current signal; coupling the dithered sampled current signal to an input terminal of individual ones of N-1 comparator stages; dividing the dithered sampled current signal equally amongst the N-1 comparator stages; operating individual ones of the N-1 comparator stages to compare a divided portion of the dithered sampled current signal to an associated, one of N-1 reference current signals; and latching an output of each of the N-1 comparator stages with one of N-1 latches.
- the method further operates at least one dynamic element matching (DEM) switching matrix to reorder a multibit digital signal appearing at N-1 digital output terminals of a quantizer circuit under controls of a DEM algorithm logic block.
- DEM dynamic element matching
- the step of operating at least one DEM switching matrix includes reordering the N-1 reference current signals at inputs to the N-1 comparators, while in another embodiment the step of operating the at least one DEM switching matrix includes reordering N-1 comparator output signals prior to latching the N-1 comparator output signals. Both embodiments may be used simultaneously by the quantizer.
- the step of adding the dither current signal includes a step of generating the dither signal to have pseudorandom fluctuations in amplitude, and a magnitude that varies inversely to the magnitude of the input signal.
- a multibit sigma-delta modulator 10 is shown in Fig. 1 .
- the core of the multibit switched capacitor (SC) sigma-delta modulator 10 is composed of a loop filter 12, a quantizer 14, a coder 16 and a feedback path 17 containing a multibit DAC 18 and associated DEM circuitry 20.
- the loop filter 12 processes the analog input signal as well as the feedback signal from the DAC 18, and the output signal of the loop filter 12 is quantized with the multibit quantizer 14.
- the output of the quantizer 14 is coded (e.g., from a temperature code to a 2's complement code), and this multibit (k-bit) coded word is the output of the SD modulator 10.
- the output of the quantizer 14 is also fed to the DEM circuitry 20, the output of which controls the multibit DAC 18 in the feedback path.
- the effects resulting from the nonlinearity of the multibit DAC 18 due to element mismatches, in particular the spurious and harmonic tones, are reduced by using a DEM switch matrix (SM) to shuffle or rearrange the input bits to the DAC 18 according to a suitable algorithm. In this manner the undesirable tones are converted to frequency shaped noise.
- SM DEM switch matrix
- a dither generator 22 can be employed to generate a dither signal that may be added to the input of the quantizer 14 to maintain the quantizer 14 in an active state with low level inputs.
- the use of the dither signal ideally avoids the generation of the unwanted tones (extraneous signals) in the SDM 10.
- the dither generator 22 can include an amplitude measurement block that feeds a pseudorandom dither signal generator.
- Fig. 2 shows an embodiment of a multibit sigma-delta modulator 10 with the DEM circuitry 20 separated from the multibit DAC 18, while Fig. 3 shows the timing of the DEM circuitry 20 during normal sampling.
- one clock cycle includes a first (filtering) phase (phase A) that is applied to the loop filter 12, a second (digital-to-analog conversion) phase B that is applied to the DAC 18.
- a sub-phase of phase A (quant) is applied to the quantizer 14, and controls the quantization of the filtered signal.
- the DEM decision and switching is required to take place in the short period of time between the quantization and the next digital-to-analog conversion. Especially with high sampling rates this short period of time limits the complexity of the DEM algorithm executed by the DEM block 20.
- Fig. 6 shows the structure of a first embodiment of the multibit sigma-delta modulator with the DEM SM 20B located within the quantizer 14.
- the analog DEM SM 20B is located between the quantizer input stage 14A, such as a plurality of current comparators, and a quantizer output stage 14B, typically a plurality of corresponding latches.
- the DEM switching is performed in the "analog" domain to reduce time and circuit area. Note in the timing diagram that the DEM switching operation takes place prior to the start of the quant sub-phase, and that the DEM decision operation performed by the DEM algorithm block 20A may be initiated during the quant sub-phase.
- Fig. 7 shows the structure of a second embodiment of the multibit sigma-delta modulator 10 with the DEM SM located within the quantizer 14.
- the analog DEM SM 20B is located before the input stage 14A of the multibit quantizer 14. Note that the DEM switching is done in the analog domain to reduce time and circuit area, and note as well that the timing diagram shows that the operation of the second embodiment of Fig. 7 can be identical to the operation of the first embodiment of Fig. 6 .
- Fig. 8 shows the general structure of a multibit SDM 10 having the quantizer 14 containing two DEM switch matrices 20B1 and 20B2, corresponding to the embodiments of Figs. 6 and 7 , in addition to the dither generator 22 and multibit thresholding provided by a threshold generator 23.
- One DEM SM 20B2 is placed between the threshold generator 23 and the input stages 14A of the multibit quantizer 14.
- Fig. 9 is a more detailed block diagram of the multibit quantizer 14 with the two DEM switch matrices 20B and 20B2, as in Fig. 8 .
- the operation of the quantizer 14 is as follows.
- the input signal for the quantizer 14, typically the output of the last integrator 12A of the loop filter 12, is applied to a sampling stage 19A where it is sampled onto a small capacitor (Cs) using a switch (SW).
- Cs capacitor
- SW switch
- This technique avoids the injection of kickback noise from the quantizer 14 into the loop filter 12.
- the outputs of the latches 14B2 are fed to the clock logic and buffers 17A of the loop filter 12, via the feedback path 17.
- the digital-to-analog conversion is performed in the SC integrators 12A, under the control of the clock logic 17A.
- a differential pair amplifier 19B converts the sampled input voltage to a current (i), and this current is applied to a summing junction 21 where it is combined with the dither current from the
- the input signal to the SDM 10 is also applied to the dither signal generator block 22 that includes the amplitude measurement block 24 that outputs an amplitude control signal to the pseudorandom dither signal generation block 26.
- the output of the pseudorandom dither signal generation block 26 is the dither signal, preferably the dither current (Idither), that is applied as a second input to the quantizer 14.
- the effect is to add pseudorandom noise, i.e., the dither signal, at the input of the quantizer 14.
- the amplitude of the pseudorandom noise (Idither) is controlled in such a manner as to be inversely proportional to the amplitude of the input signal.
- the amplitude of the dither signal is smallest when the amplitude of the input signal is largest and vice versa.
- the use of the dither signal is preferred as it reduces the generation of unwanted tones in the output signal of the SDM 10 when the input signal amplitude is small, and thereby also increases the dynamic range of the SDM 10.
- the pseudorandom dither signal generation block 26 may contain at least one linear feedback shift register (LFSR) operated in accordance with the output of the amplitude measurement block 24 for controlling the on and off states of a plurality of transistors forming a current steering DAC, and hence the amplitude (and polarity) of the dither current signal.
- LFSR linear feedback shift register
- the sum current from summing node 21 is fed to the sources of N-1 (in N-level quantization) common gate input transistors (cascode current buffers 31) of the quantizer 14.
- the common gate transistors isolate the input stage from the dynamic latches 14B1 of the output stage 14B, and thus also reduce the kickback noise to the loop filter 12.
- the threshold generator 23 includes, in one embodiment, a resistor string 23A (made of resistors or transistors) that is used to create evenly distributed reference voltages between positive and negative reference voltages. Differential pair amplifiers 23B are used to tap the appropriate threshold voltages and convert these voltages to reference currents. In another embodiment the circuits 23A and 23B may be replaced with a transconductor that feeds a plurality of weighted current mirrors for generating the desired reference current signals directly.
- the second DEM SM 20B2 implemented as analog current steering logic, directs the reference currents according to the control signals generated by the DEM decision logic 20A to the sources of common gate input transistors of a second cascode current buffer 25.
- These common gate transistors function to isolate the resistive string 23A from the dynamic latches 14B1 of the second stage 14B of the quantizer 14, and thus reduce the introduction of kickback noise into the threshold generator 23.
- the currents from the input stages that are sensing the output of the loop filter 12, and the currents from the input stages sensing the thresholds generated by the resistor string 23A, are summed at summing junction 27 and then fed to the first DEM SM 20B1.
- the DEM SM 20B directs the sum currents according to the control signals generated by the DEM decision logic 20A to one of the latched loads of the output stage 14B.
- the latched loads comprise regenerative latched loads (dynamic latches 14B1 and static latches 14B2).
- the outputs of the latches 14B2 are fed to the clock logic and buffers 17A of the loop filter 12, via the feedback path 17.
- the digital-to-analog conversion is performed in the SC integrators 12A, under the control of the clock logic 17A.
- the outputs of the latches 14B2 are also fed to the DEM decision logic block 20A, which generates the control signal for the DEM switch matrices 20B1 and 20B2 according to the selected DEM algorithm.
- Suitable DEM algorithm include, but are not limited to, random data averaging (RDA) and various cyclic algorithms including data weighted averaging (DWA) and a rotation-based DEM algorithm such as clocked averaging (CLA). More complex DEM algorithms may also be employed, such as a DEM algorithm based on sorting.
- the cyclic DEM algorithms such as rotation based CLA and DWA, the mismatch error of the DAC unit elements is converted into wide-band noise.
- the selected DEM algorithm may be changed during operation to accommodate changes in signal conditions, as well as the mode of operation in a multimode type of device.
- the output of the static latches 14B is also fed to the coder 16 which outputs, for example, a 2's complement digital representation of the quantization result.
- the coder 16 which outputs, for example, a 2's complement digital representation of the quantization result.
- Other multibit digital output formats may also be used.
- Fig. 10 is a more detailed block diagram of the quantizer 14 of Fig. 9 .
- Fig. 10 illustrates the compound nature of the quantizer/SM structure, which can be seen to be relatively simple and convenient to implement, and which has the potential to reduce the area, power consumption and delay in the feedback loop 17, as compared to using a separate quantizer and SM.
- the illustrated construction of the SM 20B1 can be seen to use current steering logic that is dense, compact and fast, and if implemented with minimum size transistors, the additional capacitive load, and therefore also the increase in the current consumption, is small.
- the function of the SM 20B1 is to selectively route the output of the current comparator to the inputs of one of the dynamic latches 14B1, selected by the DEM algorithm block 20A, thereby reordering the output bits.
- the SM 20B2 can be constructed in a similar manner, and performs a further reordering at the inputs to the current comparators.
- the combined signal and dither current at the summing junction 21 is split or divided evenly between the N-1 current comparators, via the cascode current buffers 31.
- the preamplifier stage 19B includes a differential transistor pair that converts the sampled input voltage signal to a current signal.
- Each of the N-1 comparators include the input stage 31 constructed to include common gate configured transistors that operate to suppress the feedback of noise from the N-1 latches to the output of the loop filter 12. As all of the common gate transistors of the input stages 31 may have identical dimensions, and as they all have the same source and gate voltages, the currents through these transistors are equal. Therefore the current is equally divided between the N-1 comparator stages.
- comparators include the preamp stage 23B constructed using another differential input transistor pair for converting the associated reference signal voltage to a threshold (reference) current, and also include second common gate configured transistors 29 operating to suppress the feedback of noise from the N-1 latches to the reference signal generator 23.
- the reference current is coupled through the second common gate configured transistors 29 and is summed at an output node of the comparator with the divided portion of the input/dither current signal coupled through the cascode current buffer of the signal input stage 31.
- the disclosed quantizer 14 can be extended to support a sigma-delta modulator structure with a chain of integrators 12A with weighted forward summation, wherein the outputs of all the integrators 12A are first summed in a summation block, the output of which is then fed to the quantizer 14.
- the integrator output summing operation can be implemented in the current mode by providing one linearized preamplifier per integrator, and by wiring the outputs of the preamplifiers together.
- the current mode dither signal from block 22 can be connected to the same summing node.
- the output of each switched capacitor integrator 12A of the sigma-delta loop filter 12 is sampled to a simple sampling capacitor.
- the common gate configuration exhibits a low input impedance, which makes the summing of the currents more accurate, and the common gate transistors isolate the input stage from the dynamic latches 14B 1 of the output stage 14B, and thus reduce the propagation of the kickback noise to the loop filter 12.
- the linearized differential pairs 23B tap the appropriate threshold voltages and convert these voltages to currents.
- the ratio of the conversion coefficients (transconductances) can be accurately controlled by proper use of matching techniques.
- the reference currents are fed to the sources of the common gate input transistors 29 of the N-1 comparators via the DEM switch matrix 20B2, under control of the DEM algorithm block 20A.
- the common gate transistors of block 29 isolate the resistive string 23B of the threshold generator 23 from the dynamic latches 14B1, and thus reduce the propagation of the kickback noise to the threshold generator 23.
- the currents from the input stages 31 that sense the outputs of the integrators 12A of the loop filter 12, as well as the currents from the input stages 29 sensing the reference current thresholds, are summed at node 27 and fed, via the DEM switch matrix 20B1, to one of the latched regenerative loads 14B1.
- the timing diagram for the latched regenerative load 14B1 is also depicted in Fig. 10 (signals comp_clk and its delayed inverse).
- the illustrated embodiments relax the timing constraints on the DEM algorithm block 20A as it is no longer in series with the feedback signal path that leads back to the DAC 18. Instead, the DEM algorithm block 20A is coupled in parallel with at least a portion of the feedback path to the loop filter DAC 18. Furthermore, by integrating the functions of the DEM unit 20 with the multilevel quantizer 14 other advantages are realized, such as a potential to reduce the required circuit area, the power consumption, and the cost. The integration of the DEM functions with the quantizer 14 is facilitated by implementing the DEM switching matrix 20B or matrices 20B1, 20B2 as current steering transistors, thereby resulting in the realization of the several advantages discussed previously.
- the DEM switch matrices could be positioned at other locations, such as between the outputs of the regenerative latches 14B1 and the inputs of the static latches 14B2, and to then employ voltage mode logic.
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Compression, Expansion, Code Conversion, And Decoders (AREA)
Abstract
Description
- These teachings relate generally to analog-to-digital converter (ADC) circuitry and, more specifically, to sigma-delta (SD) modulators (SDMs), in particular multibit SDMs.
- SD modulators used in ADCs and other applications are well known in the art. Reference may be had, by example, to S.R. Norsworthy et al., "Delta-Sigma Data Converters", IEEE Press, NY, 1997, and to J.G. Proakis et al., "Digital Signal Processing" Third Edition, Prentice-Hall, 1996. A typical embodiment of a SD modulator includes a loop filter followed by quantizer, and a digital-to-analog converter (DAC) in the feedback path.
TW 425 774B - Single-bit SD modulators are widely used in analog-to-digital converters (ADC) because they do not require accurate components, and can thus be readily implemented using modem CMOS processes. The single-bit DAC in the feedback loop is particularly easy to implement, as it is inherently linear. However, to achieve a high dynamic range the single-bit modulator requires a high oversampling ratio (OSR) or modulator order, which may result in a prohibitively large integrated circuit area and/or current consumption. The OSR and/or modulator order can be reduced by increasing the number of quantization levels, i.e. by using a multi-bit (MB) modulator, However, this approach requires a multibit DAC in the feedback loop and, since multibit DACs are not inherently linear, to achieve high accuracy (e.g., greater than 10 or 11 bits) either calibration or dynamic element matching (DEM) is often required.
- Generally, multibit DACs are linearized with calibration techniques, or the effects caused by the nonlinearity of the multibit DAC are reduced with DEM circuitry implemented with conventional digital logic.
- In the modem and emerging mobile communications protocols and systems, such as GSM/EDGE and WCDMA, stringent requirements (dynamic range and/or sampling frequency) are placed on the analog-to-digital conversion. In addition, multimode operation is often required, and the use of common hardware in the various modes is highly desirable, especially from the standpoint of making efficient use of integrated circuit area.
- One of the strengths of the sigma-delta modulator technique is that there are several ways in which to configure the sigma-delta modulator to meet the required specifications. For example, the OSR, the modulator order and the number of quantization levels may all be varied depending on the application or mode of operation.
- Furthermore, in order to fully exploit the benefits of modem digital signal processing during multimode operation, it is often desirable to use common radio frequency (RF) and analog baseband circuitry in all of the operational modes, and to then perform all protocol and system-specific functions in the digital domain. This places even higher requirements on the dynamic range and sampling frequency of the analog-to-digital converter. In addition, if the dynamic range and bandwidth of the analog-to-digital conversion can be made sufficiently large, it may be possible to eliminate some of the RF and analog baseband blocks, such as filters and variable gain amplifiers, thereby realizing further savings in cost, circuit area and power consumption.
- As was noted above, to achieve a wide dynamic range single-bit modulators require a high OSR and/or modulator order, which may lead to a prohibitively large circuit area and/or current consumption. The OSR and the modulator order can be reduced by increasing the number of quantization levels, i.e. by using the multibit SD modulator. However, the use of multibit SD modulator introduces other problems, such as the nonlinearity of the feedback path SD modulator DAC caused by component mismatches.
- The problem of additional delays caused by a DWA block in the feedback loop, is disclosed in Geerts et al : "A high performance Multibit Delta-Sigma CMOS ADC," IEEE Journal of Solid State Circuits, 2000.
- The foregoing and other problems are overcome by methods and apparatus in accordance with embodiments of these teachings.
- A multilevel quantizer is provided in combination with dynamic element matching (DEM) circuitry in a multibit sigma-delta modulator. The DEM circuitry is implemented in an integrated circuit area and power efficient manner, and is also implemented so as to relax the strict timing constraints imposed on the operation of the DEM circuitry. The timing constraints arise from the fact that the sigma-delta modulator is a feedback system, and the DEM circuitry is a component part of the feedback loop.
- In accordance with these teachings the DEM circuitry is divided into two major component parts: at least one DEM switch matrix (SM), preferably a current mode DEM switching matrix, and an associated DEM decision logic block that implements the DEM control algorithm and that controls the DEM SM. The DEM decision logic block is removed from the delay sensitive sigma-delta feedback loop, while the DEM SM remains within the feedback loop. In this manner the DEM decision logic block has more time to implement the DEM algorithm, which in turn gives more freedom and flexibility in the design of the DEM algorithm. One beneficial result is that, for example, a more complex DEM algorithm may be employed than would otherwise be possible.
- Also described is a convenient and efficient technique to implement the DEM SM, using current steering logic within the multibit quantizer. In this case one or more DEM switching matrices may be provided within the quantizer for reordering the N-1 digital output bits of the N-level quantizer.
- The undesirable effect caused by the nonlinearity of the multibit DAC, i.e., the generation of spurious and harmonic tones, is reduced by using the DEM SM to rearrange the bits according to a suitable algorithm so that the tones are converted to frequency-shaped noise.
- The timing constraints limiting the choice of the DEM algorithm are overcome by placing the DEM decision logic block, which implements the DEM algorithm, outside of the delay-sensitive SDM feedback loop. In this manner the throughput may still be one control word per clock phase, but more freedom is provided in the selection of the DEM algorithm, i.e. one may select a relatively simple DEM algorithm (e.g., random, cyclic, data weighted averaging (DWA); etc.) or a more complicated DEM algorithm (e.g., one based on sorting). The DEM algorithm may be programmably changed during operation to match the operating and signal conditions, as well as the mode of operation in a multimode communication device.
- The required circuit area, power consumption and speed of the DEM SM are improved as well, as a compound quantizer/SM structure is simple and convenient to implement, and has the potential to reduce the area, power consumption and delay in the feedback loop, as compared to using a separate quantizer and SM. The preferred current steering logic used in the DEM SM is dense, compact and fast, and if implemented with minimum size transistors, the additional capacitive load, and therefore also the increase in the current consumption, is insignificant.
- A method is also disclosed for operating a quantizer of a sigma-delta modulator. The method includes sampling and converting a quantizer input signal to a sampled current signal; adding a dither current signal to the sampled current signal to generate a dithered sampled current signal; coupling the dithered sampled current signal to an input terminal of individual ones of N-1 comparator stages; dividing the dithered sampled current signal equally amongst the N-1 comparator stages; operating individual ones of the N-1 comparator stages to compare a divided portion of the dithered sampled current signal to an associated, one of N-1 reference current signals; and latching an output of each of the N-1 comparator stages with one of N-1 latches. The method further operates at least one dynamic element matching (DEM) switching matrix to reorder a multibit digital signal appearing at N-1 digital output terminals of a quantizer circuit under controls of a DEM algorithm logic block.
- In one embodiment the step of operating at least one DEM switching matrix includes reordering the N-1 reference current signals at inputs to the N-1 comparators, while in another embodiment the step of operating the at least one DEM switching matrix includes reordering N-1 comparator output signals prior to latching the N-1 comparator output signals. Both embodiments may be used simultaneously by the quantizer.
- The step of adding the dither current signal includes a step of generating the dither signal to have pseudorandom fluctuations in amplitude, and a magnitude that varies inversely to the magnitude of the input signal.
- The invention is defined in the claims.
- The above set forth and other features of these teachings are made more apparent in the ensuing Detailed Description of the Preferred Embodiments when read in conjunction with the attached Drawings, wherein:
-
Fig. 1 illustrates the general structure of a multibit sigma-delta modulator, wherein the DEM circuitry is shown as part of the multibit DAC in a feedback path; -
Fig. 2 shows a multibit sigma-delta modulator with the DEM circuitry separated from the multibit DAC; -
Fig. 3 shows the timing of the DEM circuitry with normal sampling; -
Fig. 4 shows the timing of the DEM circuitry with double sampling, where the same timing constraints apply as in the case of normal sampling; -
Fig. 5 illustrates the structure of a multibit sigma-delta modulator with separated DEM decision logic and DEM SM in accordance with an aspect of these teachings; -
Fig. 6 shows the structure of a first embodiment of a multibit sigma-delta modulator with the DEM SM included within the quantizer; -
Fig. 7 shows the structure of a second embodiment of a multibit sigma-delta modulator with the DEM SM included within the quantizer; -
Fig. 8 shows the general structure of a multibit quantizer containing two DEM switch matrices; -
Fig. 9 illustrates an exemplary block diagram level implementation of the multibit quantizer with the two DEM switch matrices; and -
Fig. 10 depicts the two DEM switch matrix embodiment ofFig. 9 in greater detail. - By way of introduction, the general structure of a multibit sigma-
delta modulator 10 is shown inFig. 1 . The core of the multibit switched capacitor (SC) sigma-delta modulator 10 is composed of aloop filter 12, aquantizer 14, acoder 16 and afeedback path 17 containing amultibit DAC 18 and associatedDEM circuitry 20. Theloop filter 12 processes the analog input signal as well as the feedback signal from theDAC 18, and the output signal of theloop filter 12 is quantized with themultibit quantizer 14. The output of thequantizer 14 is coded (e.g., from a temperature code to a 2's complement code), and this multibit (k-bit) coded word is the output of theSD modulator 10. The output of thequantizer 14 is also fed to theDEM circuitry 20, the output of which controls themultibit DAC 18 in the feedback path. The effects resulting from the nonlinearity of themultibit DAC 18 due to element mismatches, in particular the spurious and harmonic tones, are reduced by using a DEM switch matrix (SM) to shuffle or rearrange the input bits to theDAC 18 according to a suitable algorithm. In this manner the undesirable tones are converted to frequency shaped noise. - In addition, a
dither generator 22 can be employed to generate a dither signal that may be added to the input of thequantizer 14 to maintain thequantizer 14 in an active state with low level inputs. The use of the dither signal ideally avoids the generation of the unwanted tones (extraneous signals) in theSDM 10. Thedither generator 22 can include an amplitude measurement block that feeds a pseudorandom dither signal generator. -
Fig. 2 shows an embodiment of a multibit sigma-delta modulator 10 with theDEM circuitry 20 separated from themultibit DAC 18, whileFig. 3 shows the timing of theDEM circuitry 20 during normal sampling. In this case one clock cycle includes a first (filtering) phase (phase A) that is applied to theloop filter 12, a second (digital-to-analog conversion) phase B that is applied to theDAC 18. A sub-phase of phase A (quant) is applied to thequantizer 14, and controls the quantization of the filtered signal. Note that the DEM decision and switching is required to take place in the short period of time between the quantization and the next digital-to-analog conversion. Especially with high sampling rates this short period of time limits the complexity of the DEM algorithm executed by theDEM block 20. -
Fig. 4 shows the timing of the DEM circuitry with double sampling. The same timing constraints apply as in the case of normal sampling. Note in this example that both clock phases A and B are applied to theloop filter 12, and the opposite phases B and A are applied to theDAC 18. During the quant sub-phase theDEM circuitry 20 is still required to process the bits output from thequantizer 14, and set the DEM switches accordingly. -
Fig. 5 illustrates the structure of the multibit sigma-delta modulator 10 with the DEM decision logic block (DEM algorithm 20A) separated from theDEM SM 20B in accordance with an aspect of these teachings. The DEMdecision logic block 20A reads the output of thequantizer 14 in one phase and generates the DEM SM control signals for the next phase, and therefore has additional time to resolve the output bits of thequantizer 14 and make the DEM SM switch control signal decision. Note that the DEM switching operation still occurs during the quant sub-phase, and that the throughput is still required to be one switch control operation per phase. The additional delay of one phase is taken into account in the design of the DEM algorithm to ensure stability and/or proper operation. -
Fig. 6 shows the structure of a first embodiment of the multibit sigma-delta modulator with theDEM SM 20B located within thequantizer 14. In this case theanalog DEM SM 20B is located between thequantizer input stage 14A, such as a plurality of current comparators, and aquantizer output stage 14B, typically a plurality of corresponding latches. In this embodiment the DEM switching is performed in the "analog" domain to reduce time and circuit area. Note in the timing diagram that the DEM switching operation takes place prior to the start of the quant sub-phase, and that the DEM decision operation performed by theDEM algorithm block 20A may be initiated during the quant sub-phase. -
Fig. 7 shows the structure of a second embodiment of the multibit sigma-delta modulator 10 with the DEM SM located within thequantizer 14. In this embodiment theanalog DEM SM 20B is located before theinput stage 14A of themultibit quantizer 14. Note that the DEM switching is done in the analog domain to reduce time and circuit area, and note as well that the timing diagram shows that the operation of the second embodiment ofFig. 7 can be identical to the operation of the first embodiment ofFig. 6 . -
Fig. 8 . shows the general structure of amultibit SDM 10 having thequantizer 14 containing two DEM switch matrices 20B1 and 20B2, corresponding to the embodiments ofFigs. 6 and7 , in addition to thedither generator 22 and multibit thresholding provided by athreshold generator 23. In this embodiment it may be advantageous from a timing and capacitive loading perspective to split the complex DEM algorithm into two parts, with one commonDEM algorithm block 20A and the two switch matrices (SMs) 20B1 and 20B2. One DEM SM 20B2 is placed between thethreshold generator 23 and the input stages 14A of themultibit quantizer 14. This has the effect of rearranging the quantizer input stages which, in this case, include a signal sampler, amplifier and dithercurrent addition block 15A and a plurality of subtraction blocks 15B. The other DEM SM 20B1 is placed between the input stages 14A and the latch stages 14B, and has the effect of rearranging the quantizer output signals. The SMs 20B1 and 20B2 may have the same structure and topology, or they may have different structures and topologies for more efficiently implementing different types of bit rearrangement schemes. In addition, the SMs 20B1 and 20B2 may have different operating frequencies. For example, one SM may operate during each clock phase, and the other SM only occasionally, depending on the specifics of the operation of theDEM algorithm block 20A. -
Fig. 9 is a more detailed block diagram of themultibit quantizer 14 with the twoDEM switch matrices 20B and 20B2, as inFig. 8 . The operation of thequantizer 14 is as follows. The input signal for thequantizer 14, typically the output of thelast integrator 12A of theloop filter 12, is applied to asampling stage 19A where it is sampled onto a small capacitor (Cs) using a switch (SW). This technique avoids the injection of kickback noise from thequantizer 14 into theloop filter 12. The outputs of the latches 14B2 are fed to the clock logic andbuffers 17A of theloop filter 12, via thefeedback path 17. The digital-to-analog conversion is performed in theSC integrators 12A, under the control of theclock logic 17A. Adifferential pair amplifier 19B converts the sampled input voltage to a current (i), and this current is applied to a summingjunction 21 where it is combined with the dither current from thedither generator 22. - Further in this regard, the input signal to the
SDM 10 is also applied to the dithersignal generator block 22 that includes theamplitude measurement block 24 that outputs an amplitude control signal to the pseudorandom dithersignal generation block 26. The output of the pseudorandom dithersignal generation block 26 is the dither signal, preferably the dither current (Idither), that is applied as a second input to thequantizer 14. The effect is to add pseudorandom noise, i.e., the dither signal, at the input of thequantizer 14. The amplitude of the pseudorandom noise (Idither) is controlled in such a manner as to be inversely proportional to the amplitude of the input signal. That is, the amplitude of the dither signal is smallest when the amplitude of the input signal is largest and vice versa. The use of the dither signal is preferred as it reduces the generation of unwanted tones in the output signal of theSDM 10 when the input signal amplitude is small, and thereby also increases the dynamic range of theSDM 10. As a non-limiting example, the pseudorandom dithersignal generation block 26 may contain at least one linear feedback shift register (LFSR) operated in accordance with the output of theamplitude measurement block 24 for controlling the on and off states of a plurality of transistors forming a current steering DAC, and hence the amplitude (and polarity) of the dither current signal. - The sum current from summing
node 21 is fed to the sources of N-1 (in N-level quantization) common gate input transistors (cascode current buffers 31) of thequantizer 14. The common gate transistors isolate the input stage from the dynamic latches 14B1 of theoutput stage 14B, and thus also reduce the kickback noise to theloop filter 12. - The
threshold generator 23 includes, in one embodiment, aresistor string 23A (made of resistors or transistors) that is used to create evenly distributed reference voltages between positive and negative reference voltages.Differential pair amplifiers 23B are used to tap the appropriate threshold voltages and convert these voltages to reference currents. In another embodiment thecircuits - The second DEM SM 20B2, implemented as analog current steering logic, directs the reference currents according to the control signals generated by the
DEM decision logic 20A to the sources of common gate input transistors of a second cascodecurrent buffer 25. These common gate transistors function to isolate theresistive string 23A from the dynamic latches 14B1 of thesecond stage 14B of thequantizer 14, and thus reduce the introduction of kickback noise into thethreshold generator 23. - The currents from the input stages that are sensing the output of the
loop filter 12, and the currents from the input stages sensing the thresholds generated by theresistor string 23A, are summed at summingjunction 27 and then fed to the first DEM SM 20B1. - The DEM SM 20B1, preferably also implemented as analog current steering logic, directs the sum currents according to the control signals generated by the
DEM decision logic 20A to one of the latched loads of theoutput stage 14B. The latched loads comprise regenerative latched loads (dynamic latches 14B1 and static latches 14B2). The outputs of the latches 14B2 are fed to the clock logic andbuffers 17A of theloop filter 12, via thefeedback path 17. The digital-to-analog conversion is performed in theSC integrators 12A, under the control of theclock logic 17A. - The outputs of the latches 14B2 are also fed to the DEM
decision logic block 20A, which generates the control signal for the DEM switch matrices 20B1 and 20B2 according to the selected DEM algorithm. Suitable DEM algorithm include, but are not limited to, random data averaging (RDA) and various cyclic algorithms including data weighted averaging (DWA) and a rotation-based DEM algorithm such as clocked averaging (CLA). More complex DEM algorithms may also be employed, such as a DEM algorithm based on sorting. In the cyclic DEM algorithms, such as rotation based CLA and DWA, the mismatch error of the DAC unit elements is converted into wide-band noise. The selected DEM algorithm may be changed during operation to accommodate changes in signal conditions, as well as the mode of operation in a multimode type of device. - General reference with regard to RDA can be made to a publication: L. Richard Carley, A Noise-Shaping Coder Topology for 15 + Bit Converters, IEEE Journal of Solid-State Circuits, Vol. 24. No. 2, April 1989. General reference with regard to DWA may be had to a publication: Rex T. Baird, Terry S. Fiez, Linearity Enhancement of Multibit ΔΣ A/D and D/A Converters Using Data Weighted Averaging, IEEE Transactions on Circuits and Systems - II: Analog and Digital Signal Processing, Vol. 42, No. 12, December 1995, and with regard to CLA reference can be made to Y. Sakina, Multibit Σ-Δ Analog to Digital Converters with Nonlinearity Correction Using Dynamic Barrel Shifting, M.A.Sc thesis, ERL, Univ. California at Berkeley, 1990.
- The output of the
static latches 14B is also fed to thecoder 16 which outputs, for example, a 2's complement digital representation of the quantization result. Other multibit digital output formats may also be used. -
Fig. 10 is a more detailed block diagram of thequantizer 14 ofFig. 9 .Fig. 10 illustrates the compound nature of the quantizer/SM structure, which can be seen to be relatively simple and convenient to implement, and which has the potential to reduce the area, power consumption and delay in thefeedback loop 17, as compared to using a separate quantizer and SM. The illustrated construction of the SM 20B1 can be seen to use current steering logic that is dense, compact and fast, and if implemented with minimum size transistors, the additional capacitive load, and therefore also the increase in the current consumption, is small. The function of the SM 20B1 is to selectively route the output of the current comparator to the inputs of one of the dynamic latches 14B1, selected by theDEM algorithm block 20A, thereby reordering the output bits. The SM 20B2 can be constructed in a similar manner, and performs a further reordering at the inputs to the current comparators. In the preferred embodiment the combined signal and dither current at the summingjunction 21 is split or divided evenly between the N-1 current comparators, via the cascode current buffers 31. - The
preamplifier stage 19B includes a differential transistor pair that converts the sampled input voltage signal to a current signal. Each of the N-1 comparators include theinput stage 31 constructed to include common gate configured transistors that operate to suppress the feedback of noise from the N-1 latches to the output of theloop filter 12. As all of the common gate transistors of the input stages 31 may have identical dimensions, and as they all have the same source and gate voltages, the currents through these transistors are equal. Therefore the current is equally divided between the N-1 comparator stages. Individual ones of the comparators include thepreamp stage 23B constructed using another differential input transistor pair for converting the associated reference signal voltage to a threshold (reference) current, and also include second common gate configuredtransistors 29 operating to suppress the feedback of noise from the N-1 latches to thereference signal generator 23. The reference current is coupled through the second common gate configuredtransistors 29 and is summed at an output node of the comparator with the divided portion of the input/dither current signal coupled through the cascode current buffer of thesignal input stage 31. - The disclosed
quantizer 14 can be extended to support a sigma-delta modulator structure with a chain ofintegrators 12A with weighted forward summation, wherein the outputs of all theintegrators 12A are first summed in a summation block, the output of which is then fed to thequantizer 14. The integrator output summing operation can be implemented in the current mode by providing one linearized preamplifier per integrator, and by wiring the outputs of the preamplifiers together. The current mode dither signal fromblock 22 can be connected to the same summing node. The output of each switchedcapacitor integrator 12A of the sigma-delta loop filter 12 is sampled to a simple sampling capacitor. For example, in a third order modulator there are threeintegrators 12A, so three different voltages are sampled. The sampling is preferably used to avoid the propagation of kickback noise from thequantizer 14 to theloop filter 12. Each of the sampled voltages is converted to a current sample, and the current samples are summed in the current mode by connecting the outputs at a summation junction at the input of thequantizer 14. The output current of thedither block 22 may be added at the same summation junction. The sampled sum current is then fed to the sources of the commongate input transistors 31 of the quantizer comparators. The common gate configuration exhibits a low input impedance, which makes the summing of the currents more accurate, and the common gate transistors isolate the input stage from thedynamic latches 14Boutput stage 14B, and thus reduce the propagation of the kickback noise to theloop filter 12. - The linearized
differential pairs 23B tap the appropriate threshold voltages and convert these voltages to currents. The ratio of the conversion coefficients (transconductances) can be accurately controlled by proper use of matching techniques. - In accordance with an aspect of these teachings, the reference currents are fed to the sources of the common
gate input transistors 29 of the N-1 comparators via the DEM switch matrix 20B2, under control of theDEM algorithm block 20A. The common gate transistors ofblock 29 isolate theresistive string 23B of thethreshold generator 23 from the dynamic latches 14B1, and thus reduce the propagation of the kickback noise to thethreshold generator 23. The currents from the input stages 31 that sense the outputs of theintegrators 12A of theloop filter 12, as well as the currents from the input stages 29 sensing the reference current thresholds, are summed atnode 27 and fed, via the DEM switch matrix 20B1, to one of the latched regenerative loads 14B1. The timing diagram for the latched regenerative load 14B1 is also depicted inFig. 10 (signals comp_clk and its delayed inverse). - It can be appreciated that the illustrated embodiments relax the timing constraints on the
DEM algorithm block 20A as it is no longer in series with the feedback signal path that leads back to theDAC 18. Instead, theDEM algorithm block 20A is coupled in parallel with at least a portion of the feedback path to theloop filter DAC 18. Furthermore, by integrating the functions of theDEM unit 20 with themultilevel quantizer 14 other advantages are realized, such as a potential to reduce the required circuit area, the power consumption, and the cost. The integration of the DEM functions with thequantizer 14 is facilitated by implementing theDEM switching matrix 20B or matrices 20B1, 20B2 as current steering transistors, thereby resulting in the realization of the several advantages discussed previously. - It should be appreciated when considering the embodiment depicted in
Figs. 8 ,9 and10 that either of the DEM switch matrices 20B1 or 20B2 could be eliminated, and the DEM reordering function performed with only one switch matrix. That is, these teachings are not to be limited to the use of two DEM switching matrices within thequantizer 14, as one SM could be employed. - Furthermore, the DEM switch matrices could be positioned at other locations, such as between the outputs of the regenerative latches 14B1 and the inputs of the static latches 14B2, and to then employ voltage mode logic.
Claims (8)
- A sigma-delta modulator, comprising:a loop filter (12) having an input node configured to receive an analogue signal;a multilevel quantiser (14) having an input node and configured to output from a plurality of digital output nodes of the multilevel quantiser a multibit digital signal that is indicative of a magnitude of an input signal to the multilevel quantiser;a first feedback path from the plurality of digital output nodes of the multilevel quantiser (14) to the loop filter (12), thereby forming a circuit loop;at least one dynamic element matching switching matrix (20B) configured to reorder the multibit digital signal, the circuit loop including the at least one dynamic element matching switching matrix (20B) and the first feedback path to provide the reordered multibit digital signal to the loop filter (12); anda second feedback path comprising a dynamic element matching algorithm logic block (20A) having an input configured to receive the reordered multibit digital signal from the dynamic element matching switching matrix (20B) and having outputs connected to inputs of the dynamic element matching switching matrix (20B), the dynamic element matching algorithm block (20A) being configured to control operation of the at least one dynamic element matching switching matrix (20B).
- A sigma-delta modulator as in claim 1, wherein the sigma-delta modulator is configured to operate in one of a normal sampling mode or a double sampling mode.
- A sigma-delta modulator as in claim 1 or 2, and further comprising a pseudorandom dither signal generator (22) configured to provide a signal to another input of the multilevel quantiser (14) configured to introduce a dither signal into the input signal.
- A sigma-delta modulator as in claim 2, wherein the at least one dynamic element matching switching matrix (20B) is a current mode dynamic element matching switching matrix (20B).
- A sigma-delta modulator as claimed in claim 3, wherein the multilevel quantiser comprises:a sampling circuit (15A) connected to an output of the loop filter and configured to provide a sampled input voltage signal as the input signal to the input node of the multilevel quantiser;at least one preamplifier/converter stage (19B) configured to convert the sampled input voltage signal to a sampled input current signal;N-1 comparator stages (31) each having an input connected to an output of the at least one preamplifier/converter stage (19B), individual ones of the N-1 comparator stages (31) configured to operate to equally share the sampled input current signal and to compare the current signal to an associated one of N-1 reference current signals; andN-1 latches (14B) individual ones of which latch an output state of one of the N-1 comparators (31) and having an output connected to one of N-1 digital output terminals of the multilevel quantiser;wherein the at least one dynamic element matching switching matrix (20B) is arranged to reorder the multibit digital signal appearing at the N-1 digital output terminals of the multilevel quantiser;
wherein, in the sigma-delta modulator, the loop filter (12) comprises at least one integrator (12A). - A sigma-delta modulator as claimed in claim 5, wherein individual ones of the N-1 comparator stages are constructed using a plurality of common gate configured transistors.
- A sigma-delta modulator as claimed in claim 6, wherein the at least one preamplifier/converter stage is comprised of a first differential transistor pair configured to convert the sampled input signal to the sampled input current signal, wherein individual ones of the N-1 comparator stages comprise an input stage comprised of first common gate configured transistors configured to suppress the feedback of noise from the N-1 latches to an input terminal of the multilevel quantiser, and further comprise a threshold input stage comprised of a second differential input transistor pair configured to convert an associated reference signal voltage to a reference current, and further comprising second common gate configured transistors configured to suppress the feedback of noise from the N-1 latches to the reference signal generator, wherein the reference current is provided through the second common gate configured transistors and is summed at an output node of the comparator with the sampled input current signal.
- A sigma-delta modulators as claimed in claim 7, wherein the input node of the multilevel quantiser is connected to an output of the at least one integrator that forms a part of the loop filter.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
EP07108826A EP1819044B1 (en) | 2001-06-26 | 2002-06-12 | A multi-level quantizer with current mode DEM switch matrices and separate DEM decision logic for a multibit sigma delta modulator |
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US892145 | 1997-07-14 | ||
US09/892,145 US6426714B1 (en) | 2001-06-26 | 2001-06-26 | Multi-level quantizer with current mode DEM switch matrices and separate DEM decision logic for a multibit sigma delta modulator |
PCT/IB2002/002226 WO2003001674A2 (en) | 2001-06-26 | 2002-06-12 | Multi-level quantizer delta sigma modulator with current mode dem and dem decision logic |
Related Child Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP07108826A Division EP1819044B1 (en) | 2001-06-26 | 2002-06-12 | A multi-level quantizer with current mode DEM switch matrices and separate DEM decision logic for a multibit sigma delta modulator |
EP07108826.4 Division-Into | 2007-05-24 |
Publications (3)
Publication Number | Publication Date |
---|---|
EP1400017A2 EP1400017A2 (en) | 2004-03-24 |
EP1400017A4 EP1400017A4 (en) | 2005-03-09 |
EP1400017B1 true EP1400017B1 (en) | 2011-04-27 |
Family
ID=25399447
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP02735826A Expired - Lifetime EP1400017B1 (en) | 2001-06-26 | 2002-06-12 | A multi-level quantizer with current mode dem switch matrices and separate dem decision logic for a multibit sigma delta modulator |
EP07108826A Expired - Lifetime EP1819044B1 (en) | 2001-06-26 | 2002-06-12 | A multi-level quantizer with current mode DEM switch matrices and separate DEM decision logic for a multibit sigma delta modulator |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP07108826A Expired - Lifetime EP1819044B1 (en) | 2001-06-26 | 2002-06-12 | A multi-level quantizer with current mode DEM switch matrices and separate DEM decision logic for a multibit sigma delta modulator |
Country Status (7)
Country | Link |
---|---|
US (1) | US6426714B1 (en) |
EP (2) | EP1400017B1 (en) |
KR (2) | KR100923481B1 (en) |
CN (1) | CN1327618C (en) |
AU (1) | AU2002309160A1 (en) |
DE (2) | DE60232111D1 (en) |
WO (1) | WO2003001674A2 (en) |
Families Citing this family (52)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6804291B1 (en) * | 2000-02-22 | 2004-10-12 | Texas Instruments Incorporated | Device and method of digital gain programming using sigma-delta modulator |
WO2002023733A2 (en) * | 2000-09-11 | 2002-03-21 | Broadcom Corporation | Sigma-delta digital-to-analog converter |
EP1374406B1 (en) * | 2000-09-11 | 2006-03-08 | Broadcom Corporation | Method and apparatus for mismatch shaping of an oversampled converter |
DE10142191C2 (en) * | 2001-08-29 | 2003-08-28 | Infineon Technologies Ag | SD-ADC with digital dither signal processing |
DE10228942A1 (en) * | 2002-06-28 | 2004-01-15 | Philips Intellectual Property & Standards Gmbh | Method and circuit arrangement for sigma-delta conversion with reduced idle tones |
US6744392B2 (en) * | 2002-08-02 | 2004-06-01 | Cirrus Logic, Inc. | Noise shapers with shared and independent filters and multiple quantizers and data converters and methods using the same |
US6738004B2 (en) * | 2002-08-15 | 2004-05-18 | Cirrus Logic, Inc. | Method and system of integrating a mismatch noise shaper into the main loop of a delta-sigma modulator |
US6611221B1 (en) | 2002-08-26 | 2003-08-26 | Texas Instruments Incorporated | Multi-bit sigma-delta modulator employing dynamic element matching using adaptively randomized data-weighted averaging |
EP1394950B1 (en) * | 2002-08-29 | 2006-08-02 | Infineon Technologies AG | Quantiser for a sigma-delta modulator and sigma-delta modulator |
US6980139B2 (en) * | 2002-08-29 | 2005-12-27 | Infineon Technologies Ag | Sigma-delta-modulator |
US6768442B2 (en) * | 2002-10-25 | 2004-07-27 | Raytheon Company | Advanced digital antenna module |
US6697003B1 (en) | 2003-04-17 | 2004-02-24 | Texas Instruments Incorporated | System and method for dynamic element matching |
DE10342056B4 (en) * | 2003-09-11 | 2005-11-10 | Infineon Technologies Ag | Addition circuit for sigma-delta modulator circuits |
WO2006023726A1 (en) * | 2004-08-19 | 2006-03-02 | Intrinsix Corporation | Hybrid heterodyne transmitters and receivers |
DE102004049481B4 (en) * | 2004-10-11 | 2007-10-18 | Infineon Technologies Ag | Analog to digital converter |
KR100691144B1 (en) * | 2004-12-03 | 2007-03-09 | 삼성전기주식회사 | Sigma-delta modulator |
US7362250B2 (en) * | 2005-01-31 | 2008-04-22 | Texas Instruments Incorporated | Dynamic dither for sigma-delta converters |
DE102005015390B4 (en) * | 2005-04-04 | 2009-05-28 | Infineon Technologies Ag | Quantizer in a multilevel sigma-delta analog-to-digital converter |
KR100716737B1 (en) | 2005-08-20 | 2007-05-14 | 삼성전자주식회사 | Delta-sigma converter applying dither noise to quantization level and delta-sigma conversion method using same |
US7436338B2 (en) * | 2005-12-21 | 2008-10-14 | Slicex, Inc. | Current mode sigma-delta modulator |
US7358876B1 (en) * | 2006-02-02 | 2008-04-15 | Marvell International Ltd. | Mixed-mode analog offset cancellation for data conversion systems |
US7298306B2 (en) * | 2006-03-24 | 2007-11-20 | Cirrus Logic, Inc. | Delta sigma modulators with comparator offset noise conversion |
WO2007120400A1 (en) * | 2006-04-16 | 2007-10-25 | Intrinsix Corporation | Mismatch-shaping dynamic element matching systems and methods for multi-bit sigma-delta data converters |
US7629915B2 (en) * | 2006-05-26 | 2009-12-08 | Realtek Semiconductor Corp. | High resolution time-to-digital converter and method thereof |
US7570182B2 (en) * | 2006-09-15 | 2009-08-04 | Texas Instruments Incorporated | Adaptive spectral noise shaping to improve time to digital converter quantization resolution using dithering |
US7646325B2 (en) * | 2007-09-27 | 2010-01-12 | Nanoamp Mobile, Inc. | Analog to digital converter |
WO2009065412A1 (en) * | 2007-11-20 | 2009-05-28 | The Tc Group A/S | Pulse modulation a/d-converter with feedback |
US7675448B1 (en) * | 2008-09-01 | 2010-03-09 | Mediatek Inc. | Continuous-time sigma-delta modulator using dynamic element matching having low latency and dynamic element matching method thereof |
US7961125B2 (en) * | 2008-10-23 | 2011-06-14 | Microchip Technology Incorporated | Method and apparatus for dithering in multi-bit sigma-delta digital-to-analog converters |
US7999620B2 (en) * | 2008-12-12 | 2011-08-16 | Analog Devices, Inc. | Amplifier with dither |
TW201041319A (en) * | 2009-05-04 | 2010-11-16 | Sunplus Mmedia Inc | Digital/analog conversion system for dynamic element matching and sigma-delta modulator using the same |
KR101008045B1 (en) * | 2009-12-28 | 2011-01-13 | 유인규 | Hinges for Furniture Doors |
JP4864145B2 (en) * | 2010-01-08 | 2012-02-01 | 富士通株式会社 | A / D converter and D / A converter |
WO2012033864A2 (en) * | 2010-09-08 | 2012-03-15 | Syntropy Systems | Multi-bit sampling and quantizing circuit |
US8223055B2 (en) * | 2010-11-05 | 2012-07-17 | Texas Instruments Incorporated | Reduced-switching dynamic element matching apparatus and methods |
KR101853818B1 (en) | 2011-07-29 | 2018-06-15 | 삼성전자주식회사 | Method for processing audio signal and apparatus for processing audio signal thereof |
US8810443B2 (en) * | 2012-04-20 | 2014-08-19 | Linear Technology Corporation | Analog-to-digital converter system and method |
US8884802B2 (en) * | 2013-03-15 | 2014-11-11 | Analog Devices Technology | System, method and recording medium for analog to digital converter calibration |
US9077369B1 (en) * | 2014-01-21 | 2015-07-07 | Mixsemi Limited | Delta-sigma modulator having multiple dynamic element matching shufflers |
TWI502898B (en) * | 2015-01-09 | 2015-10-01 | Southern Taiwan University Of Scienceand Technology | N level sigma-delta analog/digital converter and a control method |
US9762256B2 (en) * | 2015-04-16 | 2017-09-12 | Maxlinear, Inc. | Digital-to-analog converter (DAC) with enhanced dynamic element matching (DEM) and calibration |
US9438266B1 (en) * | 2016-02-10 | 2016-09-06 | Texas Instruments Incorporated | Calibrated-output analog-to-digital converter apparatus and methods |
US9985645B2 (en) * | 2016-08-15 | 2018-05-29 | Mediatek Inc. | Techniques for improving mismatch shaping of dynamic element matching circuit within delta-sigma modulator |
US9722623B1 (en) * | 2016-12-19 | 2017-08-01 | Stmicroelectronics International N.V. | Analog-to-digital converter with dynamic element matching |
CN106899304B (en) * | 2017-01-19 | 2020-02-18 | 电子科技大学 | A kind of multi-bit sigma-delta modulator and modulation method based on data weight averaging method |
KR102443224B1 (en) * | 2017-12-14 | 2022-09-15 | 삼성전자주식회사 | Quantizer including capacitors and operating method of quantizer |
US10615815B2 (en) * | 2018-05-02 | 2020-04-07 | Maxlinear, Inc. | High-linearity flash analog to digital converter |
CN111224665B (en) * | 2020-01-17 | 2024-02-09 | 聚辰半导体股份有限公司 | Apparatus and method for reducing dynamic device matching resources in an audio digital-to-analog converter |
CN111243091B (en) * | 2020-04-09 | 2020-07-24 | 速度时空信息科技股份有限公司 | Massive DEM pyramid slice parallel construction method based on distributed system |
CN114070321B (en) * | 2020-08-04 | 2024-06-21 | 北京新岸线移动多媒体技术有限公司 | SIGMA DELTA modulator and dynamic element matching method |
WO2023287361A2 (en) * | 2021-07-16 | 2023-01-19 | Agency For Science, Technology And Research | A quantizer device |
CN114650055B (en) * | 2022-03-24 | 2023-05-09 | 深圳市晶扬电子有限公司 | Adaptive delta modulation analog-to-digital converter with calibration circuit and calibration method |
Family Cites Families (21)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP3012887B2 (en) * | 1989-03-13 | 2000-02-28 | 日本テキサス・インスツルメンツ株式会社 | Signal converter |
US5103229A (en) * | 1990-04-23 | 1992-04-07 | General Electric Company | Plural-order sigma-delta analog-to-digital converters using both single-bit and multiple-bit quantization |
IL95523A (en) * | 1990-04-06 | 1994-08-26 | Gen Electric | Third order sigma delta oversampled analog-to-digital converter network with low component sensitivity |
US5144308A (en) | 1991-05-21 | 1992-09-01 | At&T Bell Laboratories | Idle channel tone and periodic noise suppression for sigma-delta modulators using high-level dither |
GB9209498D0 (en) * | 1992-05-01 | 1992-06-17 | Univ Waterloo | Multi-bit dac with dynamic element matching |
US5442353A (en) * | 1993-10-25 | 1995-08-15 | Motorola, Inc. | Bandpass sigma-delta analog-to-digital converter (ADC), method therefor, and receiver using same |
US5760729A (en) * | 1995-05-01 | 1998-06-02 | Thomson Consumer Electronics, Inc. | Flash analog-to-digital converter comparator reference arrangement |
US5745061A (en) | 1995-07-28 | 1998-04-28 | Lucent Technologies Inc. | Method of improving the stability of a sigma-delta modulator employing dither |
JP3361222B2 (en) * | 1995-12-12 | 2003-01-07 | シャープ株式会社 | Quantization circuit |
US6150969A (en) * | 1996-06-12 | 2000-11-21 | Audiologic, Incorporated | Correction of nonlinear output distortion in a Delta Sigma DAC |
US5801657A (en) * | 1997-02-05 | 1998-09-01 | Stanford University | Serial analog-to-digital converter using successive comparisons |
CN1123116C (en) | 1997-04-02 | 2003-10-01 | 邦及奥卢夫森发电站公司 | Pulse referenced control method for enhance power amplification of pulse modulated signal |
JP3852721B2 (en) | 1997-07-31 | 2006-12-06 | 旭化成マイクロシステム株式会社 | D / A converter and delta-sigma type D / A converter |
US5990815A (en) | 1997-09-30 | 1999-11-23 | Raytheon Company | Monolithic circuit and method for adding a randomized dither signal to the fine quantizer element of a subranging analog-to digital converter (ADC) |
US5889482A (en) | 1997-10-06 | 1999-03-30 | Motorola Inc. | Analog-to-digital converter using dither and method for converting analog signals to digital signals |
US6087969A (en) | 1998-04-27 | 2000-07-11 | Motorola, Inc. | Sigma-delta modulator and method for digitizing a signal |
US6304608B1 (en) | 1998-11-04 | 2001-10-16 | Tai-Haur Kuo | Multibit sigma-delta converters employing dynamic element matching with reduced baseband tones |
US6198420B1 (en) * | 1998-12-14 | 2001-03-06 | Silicon Systems Research Limited | Multiple level quantizer |
US6011501A (en) | 1998-12-31 | 2000-01-04 | Cirrus Logic, Inc. | Circuits, systems and methods for processing data in a one-bit format |
US6346898B1 (en) * | 2000-08-07 | 2002-02-12 | Audio Logic, Inc. | Multilevel analog to digital data converter having dynamic element matching in a reference data path |
US6369733B1 (en) * | 2001-04-26 | 2002-04-09 | Cirrus Logic, Inc. | Method and system for operating two or more dynamic element matching (DEM) components with different power supplies for a delta-sigma modulator of an analog-to-digital converter |
-
2001
- 2001-06-26 US US09/892,145 patent/US6426714B1/en not_active Expired - Lifetime
-
2002
- 2002-06-12 EP EP02735826A patent/EP1400017B1/en not_active Expired - Lifetime
- 2002-06-12 DE DE60232111T patent/DE60232111D1/en not_active Expired - Lifetime
- 2002-06-12 EP EP07108826A patent/EP1819044B1/en not_active Expired - Lifetime
- 2002-06-12 DE DE60239867T patent/DE60239867D1/en not_active Expired - Lifetime
- 2002-06-12 KR KR1020087026272A patent/KR100923481B1/en not_active IP Right Cessation
- 2002-06-12 CN CNB028128117A patent/CN1327618C/en not_active Expired - Fee Related
- 2002-06-12 KR KR1020037016878A patent/KR100958117B1/en not_active IP Right Cessation
- 2002-06-12 AU AU2002309160A patent/AU2002309160A1/en not_active Abandoned
- 2002-06-12 WO PCT/IB2002/002226 patent/WO2003001674A2/en not_active Application Discontinuation
Non-Patent Citations (1)
Title |
---|
GEERTS Y. ET AL: "A HIGH-PERFORMANCE MULTIBIT DELTASIGMA CMOS ADC", 1 December 2000, IEEE JOURNAL OF SOLID-STATE CIRCUITS, IEEE SERVICE CENTER, PISCATAWAY, NJ, US LNKD- DOI:10.1109/4.890296, PAGE(S) 1829 - 1840, ISSN: 0018-9200, XP001222611 * |
Also Published As
Publication number | Publication date |
---|---|
KR100958117B1 (en) | 2010-05-18 |
EP1400017A4 (en) | 2005-03-09 |
WO2003001674A2 (en) | 2003-01-03 |
KR20040011555A (en) | 2004-02-05 |
KR20080109887A (en) | 2008-12-17 |
EP1819044A1 (en) | 2007-08-15 |
WO2003001674A3 (en) | 2003-04-10 |
US6426714B1 (en) | 2002-07-30 |
KR100923481B1 (en) | 2009-11-02 |
CN1520639A (en) | 2004-08-11 |
EP1400017A2 (en) | 2004-03-24 |
DE60232111D1 (en) | 2009-06-04 |
CN1327618C (en) | 2007-07-18 |
DE60239867D1 (en) | 2011-06-09 |
EP1819044B1 (en) | 2009-04-22 |
AU2002309160A1 (en) | 2003-01-08 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
EP1400017B1 (en) | A multi-level quantizer with current mode dem switch matrices and separate dem decision logic for a multibit sigma delta modulator | |
US7116260B2 (en) | Mismatch shaped analog to digital converter | |
US6940436B2 (en) | Analog-to-digital conversion system with second order noise shaping and a single amplifier | |
Baird et al. | Linearity enhancement of multibit/spl Delta//spl Sigma/A/D and D/A converters using data weighted averaging | |
US7576671B2 (en) | Mismatch-shaping dynamic element matching systems and methods for multi-bit sigma-delta data converters | |
US5323157A (en) | Sigma-delta digital-to-analog converter with reduced noise | |
US6535155B2 (en) | Method and apparatus for suppressing tones induced by cyclic dynamic element matching (DEM) algorithms | |
US6975682B2 (en) | Multi-bit delta-sigma analog-to-digital converter with error shaping | |
US4866442A (en) | Analog to digital converter employing delta-sigma modulation | |
US8970416B2 (en) | 4N+1 level capacitive DAC using N capacitors | |
US6100834A (en) | Recursive multi-bit ADC with predictor | |
US20050052300A1 (en) | Single loop feed-forward modulator with summing flash quantizer and multi-bit feedback | |
US11271585B2 (en) | Sigma delta modulator, integrated circuit and method therefor | |
US11451240B2 (en) | Double data rate (DDR) quad switched multibit digital to analog converter and continuous time sigma-delta modulator | |
Caldwell et al. | A time-interleaved continuous-time/spl Delta//spl Sigma/modulator with 20-MHz signal bandwidth | |
US11152951B2 (en) | Quad switched multibit digital to analog converter and continuous time sigma-delta modulator | |
Kumar et al. | Reset-free memoryless delta–sigma analog-to-digital conversion | |
Hamoui et al. | Linearity enhancement of multibit/spl Delta//spl Sigma/modulators using pseudo data-weighted averaging | |
US10897232B2 (en) | Multi-level capacitive digital-to-analog converter for use in a sigma-delta modulator | |
KR100766073B1 (en) | Multi-bit Sigma Delta Modulator with One DAC Capacitor and Digital-Analog Convertor for Multi-bit Sigma Delta Modulator | |
EP1522145B1 (en) | Multi-bit delta-sigma analog-to-digital converter with error shaping | |
Fiez et al. | Delta-sigma A/D converters: the next generation | |
Caldwell et al. | A time-interleaved continuous-time/spl Delta//spl Sigma/modulator with 20MHz signal bandwidth |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PUAI | Public reference made under article 153(3) epc to a published international application that has entered the european phase |
Free format text: ORIGINAL CODE: 0009012 |
|
17P | Request for examination filed |
Effective date: 20031128 |
|
AK | Designated contracting states |
Kind code of ref document: A2 Designated state(s): AT BE CH CY DE DK ES FI FR GB GR IE IT LI LU MC NL PT SE TR |
|
AX | Request for extension of the european patent |
Extension state: AL LT LV MK RO SI |
|
RIC1 | Information provided on ipc code assigned before grant |
Ipc: 7H 03K 3/00 A Ipc: 7H 03M 3/04 B |
|
A4 | Supplementary search report drawn up and despatched |
Effective date: 20050119 |
|
17Q | First examination report despatched |
Effective date: 20070103 |
|
GRAP | Despatch of communication of intention to grant a patent |
Free format text: ORIGINAL CODE: EPIDOSNIGR1 |
|
GRAS | Grant fee paid |
Free format text: ORIGINAL CODE: EPIDOSNIGR3 |
|
GRAA | (expected) grant |
Free format text: ORIGINAL CODE: 0009210 |
|
AK | Designated contracting states |
Kind code of ref document: B1 Designated state(s): DE FI FR GB NL |
|
REG | Reference to a national code |
Ref country code: GB Ref legal event code: FG4D |
|
REF | Corresponds to: |
Ref document number: 60239867 Country of ref document: DE Date of ref document: 20110609 Kind code of ref document: P |
|
REG | Reference to a national code |
Ref country code: DE Ref legal event code: R096 Ref document number: 60239867 Country of ref document: DE Effective date: 20110609 |
|
REG | Reference to a national code |
Ref country code: NL Ref legal event code: VDEP Effective date: 20110427 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: FI Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20110427 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: NL Free format text: LAPSE BECAUSE OF FAILURE TO SUBMIT A TRANSLATION OF THE DESCRIPTION OR TO PAY THE FEE WITHIN THE PRESCRIBED TIME-LIMIT Effective date: 20110427 |
|
PLBE | No opposition filed within time limit |
Free format text: ORIGINAL CODE: 0009261 |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: NO OPPOSITION FILED WITHIN TIME LIMIT |
|
REG | Reference to a national code |
Ref country code: FR Ref legal event code: ST Effective date: 20120229 |
|
GBPC | Gb: european patent ceased through non-payment of renewal fee |
Effective date: 20110727 |
|
26N | No opposition filed |
Effective date: 20120130 |
|
REG | Reference to a national code |
Ref country code: DE Ref legal event code: R119 Ref document number: 60239867 Country of ref document: DE Effective date: 20120103 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: DE Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20120103 Ref country code: FR Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20110630 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: GB Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20110727 |