CN101951262B - DAC (Digital Analog Converter) calibrating circuit and calibrating method thereof - Google Patents
DAC (Digital Analog Converter) calibrating circuit and calibrating method thereof Download PDFInfo
- Publication number
- CN101951262B CN101951262B CN 201010272669 CN201010272669A CN101951262B CN 101951262 B CN101951262 B CN 101951262B CN 201010272669 CN201010272669 CN 201010272669 CN 201010272669 A CN201010272669 A CN 201010272669A CN 101951262 B CN101951262 B CN 101951262B
- Authority
- CN
- China
- Prior art keywords
- comparator
- lsb
- msb
- unit
- cell current
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
- 238000000034 method Methods 0.000 title abstract description 5
- 239000003990 capacitor Substances 0.000 claims abstract description 24
- 230000000052 comparative effect Effects 0.000 claims abstract description 11
- 230000008878 coupling Effects 0.000 claims description 5
- 238000010168 coupling process Methods 0.000 claims description 5
- 238000005859 coupling reaction Methods 0.000 claims description 5
- 230000000295 complement effect Effects 0.000 claims description 3
- 238000010586 diagram Methods 0.000 description 2
- 238000005516 engineering process Methods 0.000 description 2
- 238000006467 substitution reaction Methods 0.000 description 2
- 230000007547 defect Effects 0.000 description 1
- 238000007599 discharging Methods 0.000 description 1
- 230000003068 static effect Effects 0.000 description 1
Images
Landscapes
- Analogue/Digital Conversion (AREA)
Abstract
The invention relates to a DAC calibrating circuit and a calibrating method thereof. The DAC calibrating circuit comprises a first switch, a second switch, a first comparator, a second comparator, a capacitor and a calibrating module, wherein the first switch is connected between an LSB (Least Significant Bit) unit and the capacitor in order to enable the LSB unit to charge the capacitor based onthe control of a first signal; the second switch is connected between the MSB unit and the capacitor in order to enable the MSB unit to charge the capacitor based on the control of a second signal; the in-phase end of the first comparator is connected with connecting points among the MSB unit, the LSB unit and the capacitor; the reversed-phase end of the first comparator is a first fixed voltage;the in-phase end of the second comparator is connected with the in-phase end of the first comparator, the reversed-phase end of the second comparator is a second fixed voltage; and the calibrating module receives a comparative result of the first comparator and the second comparator and regulates the current of the MSB unit and/or the LSB unit in real time. The invention has high calibration accuracy and can be widely used for high-accuracy DAC.
Description
Technical field
The present invention relates to mixed signal circuit, relate in particular to DAC (digital-to-analog converter, digital analog converter).
Background technology
N position precision current mode DAC circuit is comprised of two parts usually, and a part is by 2 of MSB (Most Significant Bit, highest significant position) unit current source composition
a-1 cell array, another part are by 2 of LSB (Least Significant Bit, least significant bit) unit current source composition
b-1 cell array, and satisfy
n=a+b
I
MSB=2
b·I
LSB (1)
I
total=(2
a-1)·I
MSB+(2
b-1)·I
LSB
Wherein, n is the precision figure place of DAC circuit, I
MSBThe electric current of MSB unit, I
LSBThe electric current of LSB unit, I
TotalIt is the total current of DAC circuit.
Fig. 1 is current mode DAC structural representation, wherein, and the MSB piece schematic diagram that left figure is comprised of the MSB unit, the LSB piece schematic diagram that right figure is comprised of the LSB unit.
Among Fig. 1, the MSB piece arranges bias voltage by two different biasings (bias) circuit respectively with the LSB piece and comes generation current.Because the factor of chip technology can cause MSB electric current and LSB quiescent current not to mate, this is very fatal in high-precision DAC design.In order to mate MSB and LSB electric current, usually a calibration circuit (calibration) can be added in chip, so that MSB and LSB current error do not affect the static properties of DAC.
Fig. 2 is traditional DAC calibration circuit structured flowchart, and this calibration circuit comprises MSB unit, LSB unit, resistance R 1, resistance R 2 and comparator OA.
Among Fig. 2, the MSB unit links to each other with resistance R 1, the LSB unit links to each other with resistance R 2, and comparator OA in-phase end is connected to the tie point V2 between MSB unit and the resistance R 2, comparator OA end of oppisite phase is connected to the tie point V1 between LSB unit and the resistance R 1, comparator OA output is connected to the MSB unit adjusting the MSB cell current, and resistance R 2, R1 satisfy
R2=2
b·R1 (2)
Wherein, 2
bRelation between expression LSB cell current and the MSB cell current.
Because V is connected with resistance R 1 in the MSB unit
1=I
MSBR1, V is connected with resistance R 2 in the LSB unit
2=I
LSBR2, so V1, V2 voltage difference delta V are
ΔV=I
MSB·R1-I
LSB·R2 (3)
[0015]Formula (2) substitution formula (3) is got,
Comparator OA is V1, V2 voltage difference relatively, and adjusts the electric current of MSB unit according to its comparative result, until this voltage difference delta V is in the design allowed band time, calibration finishes.
There are two inherent shortcomings in conventional calibration circuit among Fig. 2, and one is the matching error of resistance R 1, R2 itself, and another is the DC deviation (DC offset) of comparator OA itself.These two kinds of design defect can make the comparative result of comparator have certain error, directly cause MSB electric current and LSB quiescent current well to be mated, and therefore, this kind calibration circuit can't be applied among the high-precision DAC.
Summary of the invention
The invention provides a kind of DAC calibration circuit and calibration steps that can overcome the above problems.
In first aspect, the invention provides a kind of DAC calibration circuit.This DAC calibration circuit comprises MSB unit, LSB unit, the first switch, second switch, the first comparator, the second comparator, electric capacity and calibration circuit.
This first switch is connected between MSB unit and the electric capacity, so that it is based on the control of first signal and this MSB unit is charged to electric capacity.This second switch is connected between LSB unit and the electric capacity, so that it is based on the control of secondary signal and this LSB unit is charged to electric capacity.This first comparator in-phase end is connected to the tie point between MSB unit, LSB unit, the electric capacity, and its end of oppisite phase is the first fixed voltage, and its output is connected to calibration module.This second comparator in-phase end links to each other with this first comparator in-phase end, and its end of oppisite phase is the second fixed voltage, and its output is connected to calibration module.This calibration module receives the comparative result of this first comparator, the second comparator, and adjusts in real time MSB unit and/or LSB cell current based on this comparative result, so that MSB cell current and LSB cell current are complementary.
In second aspect, the invention provides the calibration steps of MSB cell current and LSB cell current coupling in a kind of DAC of making circuit, and this DAC circuit comprises electric capacity and calibration circuit.This calibration steps may further comprise the steps:
At first secondary signal control LSB unit charges to electric capacity, through the t2 time, makes this electric capacity both end voltage (Vn) satisfy V1<Vn<V2, and wherein, V1 is the first fixed voltage, and V2 is the second fixed voltage;
Then first signal control MSB unit charges to electric capacity, through the t1 time, calibration module is according to magnitude relationship between this electric capacity both end voltage (Vn) and described the first fixed voltage (V1), and according to magnitude relationship between this electric capacity both end voltage (Vn) and described the second fixed voltage (V2), adjust this MSB cell current and/or LSB electric current, in order to make MSB unit and LSB cell current coupling; Wherein, t2=2
bT1.
The present invention compares LSB unit, MSB cell current in the DAC circuit for twice, and the DC deviation that relatively produces was for the first time offset in the comparison procedure in the second time, therefore solved the error of being brought by the comparator DC deviation, in addition, the present invention adopts the capacitor charge and discharge mode to obtain voltage, replace the mode of being obtained respectively voltage in the traditional circuit by two resistance, therefore solved unmatched problem between two different resistance.Therefore, DAC calibration circuit of the present invention is a high-precision calibration circuit, and it can extensively be incorporated in the high-precision DAC circuit.
Description of drawings
Below with reference to accompanying drawings specific embodiments of the present invention is described in detail, in the accompanying drawings:
Fig. 1 is current mode DAC structural representation;
Fig. 2 is traditional DAC calibration circuit structured flowchart;
Fig. 3 is the DAC calibration circuit structured flowchart of one embodiment of the invention.
Embodiment
Fig. 3 is the DAC calibration circuit structured flowchart of one embodiment of the invention, and this calibration circuit comprises MSB unit, LSB unit, K switch 1, K switch 2, clock L1, clock L2, capacitor C, comparator OA1, comparator OA2, voltage source V 1, voltage source V 2, calibration module 310.
The MSB unit links to each other with K switch 1, with the conducting state of control MSB unit; The LSB unit links to each other with K switch 2, with the conducting state of control LSB unit; Clock L1 clock signal is to K switch 1, with the opening and closing of control switch K1; Clock L2 also clock signal to K switch 2, with the opening and closing of control switch K2.
K switch 1, K2 and capacitor C are connected in the n point, so that by K switch 1, K2 opening control MSB unit or LSB unit discharging and recharging capacitor C.Particularly, the MSB unit charges to capacitor C when K switch 1 closure, and the LSB unit charges to capacitor C when K switch 2 closure.If the tie point between K switch 1, K2 and the capacitor C (n point) voltage is Vn, namely MSB unit or LSB unit charging voltage that capacitor C is charged is Vn.
Comparator OA1 in-phase end links to each other with capacitor C, K switch 1, K switch 2, and (tie point is a), so comparator OA1 homophase input voltage is the charging voltage Vn that MSB unit or LSB unit charge to capacitor C; Comparator OA1 end of oppisite phase links to each other with voltage source V 1, so this comparator OA1 is used for the relatively size of Vn and V1, and comparative result OP1 is sent to calibration module 310.End links to each other with capacitor C and comparator OA1 in-phase end comparator OA2 in the same way that (tie point is a), so comparator OA1 homophase input voltage is the charging voltage Vn that MSB unit or LSB unit charge to capacitor C; Comparator OA2 end of oppisite phase links to each other with voltage source V 2, so this comparator OA2 is used for the relatively size of Vn and V2, and comparative result OP2 is sent to calibration module 310.
The below elaborates the operation principle of calibration module 310, MSB unit, LSB unit, K switch 1, K switch 2.
The voltage that the voltage that setting voltage source V1 produces produces less than voltage source V 2, i.e. V1<V2.When clock L2 control switch K2 was closed, LSB charged to capacitor C the unit, and charging voltage is Vn, and through 2 times of t, so that V1<Vn<V2, this time t 2 is controlled by clock L2 and obtains.At this moment, the output signal OP1 that comparator OA1 exports calibration module 310 to is high level, and the output signal OP2 that comparator OA2 exports calibration module 310 to is low level, and this moment, calibration module 310 was not taked any operation.
When clock L1 control switch K1 is closed, MSB charges to capacitor C the unit, through t1 time (this time t 1 controlled by clock L1 and obtain), calibration module 310 judges that specifically adjustment mode has two kinds from the output OP1 of comparator OA1 and from the output OP2 of comparator OA2 and according to this OP1, OP2 magnitude relationship adjustment MSB cell current size:
(1) when OP1 and OP2 are high level, namely during V1<V2<Vn, calibration module 310 is adjusted the electric current I of MSB unit
MSB, reduce the MSB electric current I
MSB
(2) when OP1 and OP2 are low level, namely during Vn<V1<V2, calibration module 310 increases the electric current I of MSB unit
MSB
So repeatedly adjust, until OP1 is high level, OP2 is low level, and calibration module 310 calibrations finish.
After calibration finishes, according to the capacitor charge and discharge formula
As can be known, MSB electric current I
MSBWith the LSB electric current I
LSBBetween error can represent by following formula,
I
LSB·t2-I
MSB·t1=(V2-V1)·C (5)
Namely
I
LSB·t2-I
MSB·t1=ΔV·C (6)
Make t2=2
bT1 is then with t2=2
bT1 substitution formula (6),
The difference that voltage V1, V2 are set is enough little, and namely Δ V is enough little, then I
LSB2
b≈ I
MSB, so Fig. 3 calibration circuit has very high calibration accuracy.
By above narration as can be known, calibration circuit of the present invention is for the conventional calibration circuit, and at first, what the present invention adopted is a capacitor C, be two resistance (R1 and R2) and the conventional calibration circuit adopts, so the present invention can not cause error because of R1, R2 mismatch problem; Secondly, the present invention is by twice relatively Vn, V1, V2 voltage, so that the DC deviation that relatively produces for the first time offset in the comparison procedure in the second time, so there is not the problem of being brought error in the conventional calibration circuit by the comparator DC deviation in the present invention.
Preferably, the switch of employing small size or large electric capacity are with solution, thereby the employing on-off mode carries out introducing in the charging process problem that electric charge brings the Vn error to capacitor C.
Preferably, adopt high-precision clock L1 control K1 closing time, thereby make time t1 error minimum, adopt simultaneously high-precision clock L2 control switch K2 closing time, thereby make time t2 error minimum.In addition, also can adopt a high precision clock to come the closing time of control switch K1 and K switch 2.
Need to prove, above only to calibrate MSB cell current I by calibration module 310
MSBFor example is set forth, in fact also can calibrate LSB cell current I
LSB, perhaps namely calibrate MSB cell current I
MSBAlso calibrate simultaneously LSB cell current I
LSB
Obviously, under the prerequisite that does not depart from true spirit of the present invention and scope, the present invention described here can have many variations.Therefore, the change that all it will be apparent to those skilled in the art that all should be included within the scope that these claims contain.The present invention's scope required for protection is only limited by described claims.
Claims (6)
1. DAC calibration circuit, wherein, this DAC calibration circuit comprises MSB unit and LSB unit, it is characterized in that, comprises the first switch, second switch, the first comparator, the second comparator, electric capacity and calibration module;
This first switch is connected between described MSB unit and the electric capacity, so that it is based on the control of first signal and this MSB unit is charged to this electric capacity; This second switch is connected between described LSB unit and the electric capacity, so that it is based on the control of secondary signal and this LSB unit is charged to this electric capacity;
This first comparator in-phase end is connected to the tie point between this MSB unit, LSB unit, the electric capacity, and its end of oppisite phase is the first fixed voltage (V1), and its output is connected to described calibration module; This second comparator in-phase end links to each other with this first comparator in-phase end, and its end of oppisite phase is the second fixed voltage (V2), and its output is connected to described calibration module;
This calibration module receives the comparative result of this first comparator, the second comparator, and adjusts in real time MSB unit and/or LSB cell current based on this comparative result, so that MSB cell current and LSB cell current are complementary;
By the described closed t2 time of secondary signal control second switch, so that V1<Vn<V2, wherein, Vn is described capacitor charging voltage, and V1 is the first fixed voltage, and V2 is the second fixed voltage; And
Controlled for the first switch closure t1 time by described first signal, then described calibration module is adjusted MSB cell current size according to the height of this first comparator output level and the height of this second comparator output level; Wherein, t2=2
bT1,2
bIt is LSB element number in the LSB piece;
Described calibration module reduces described MSB cell current when the first comparator is output as high level and the second comparator and is output as high level; And this calibration module increases described MSB cell current when the first comparator is output as low level and the second comparator and is output as low level; Until this first comparator is output as high level and this second comparator is output as low level, this calibration module calibration finishes.
2. a kind of DAC calibration circuit as claimed in claim 1 is characterized in that, this MSB cell current and this LSB cell current Relations Among were after calibration finished,
Wherein, I
MSBBe MSB cell current, I
LSBBe LSB cell current, 2
bBe LSB element number in the LSB piece, Δ V is the poor of described the first fixed voltage (V1) and the second fixed voltage (V2), and C is capacitance.
3. a kind of DAC calibration circuit as claimed in claim 1, it is characterized in that, comprise the first clock and second clock, this first clock is for generation of described first signal, this second clock is for generation of described secondary signal, and this first clock, second clock are high precision clock.
4. a kind of DAC calibration circuit as claimed in claim 1 is characterized in that, comprises clock, and this clock is for generation of described first signal, secondary signal, and this clock is high precision clock.
5. calibration steps that makes MSB cell current and LSB cell current coupling in the DAC calibration circuit, wherein, this DAC calibration circuit comprises MSB unit, LSB unit, electric capacity and calibration module, it is characterized in that, comprising:
At first, secondary signal is controlled described LSB unit described electric capacity is charged, and through the t2 time, makes this electric capacity both end voltage (Vn) satisfy V1<Vn<V2, and wherein, V1 is the first fixed voltage, and V2 is the second fixed voltage, and Vn is described electric capacity both end voltage;
Then, first signal is controlled described MSB unit described electric capacity is charged, through the t1 time, described calibration module is according to magnitude relationship between this electric capacity both end voltage (Vn) and described the first fixed voltage (V1), and according to magnitude relationship between this electric capacity both end voltage (Vn) and described the second fixed voltage (V2), adjust this MSB cell current and/or LSB electric current, in order to make MSB unit and LSB cell current coupling; Wherein, t2=2
bT1,2
bIt is LSB element number in the LSB piece;
The DAC calibration circuit also comprises the first switch, second switch, the first comparator and the second comparator;
This first switch is connected between described MSB unit and the electric capacity, so that it is based on the control of first signal and this MSB unit is charged to this electric capacity; This second switch is connected between described LSB unit and the electric capacity, so that it is based on the control of secondary signal and this LSB unit is charged to this electric capacity;
This first comparator in-phase end is connected to the tie point between this MSB unit, LSB unit, the electric capacity, and its end of oppisite phase is the first fixed voltage (V1), and its output is connected to described calibration module; This second comparator in-phase end links to each other with this first comparator in-phase end, and its end of oppisite phase is the second fixed voltage (V2), and its output is connected to described calibration module;
This calibration module receives the comparative result of this first comparator, the second comparator, and adjusts in real time MSB unit and/or LSB cell current based on this comparative result, so that MSB cell current and LSB cell current are complementary;
Described calibration module reduces described MSB cell current when the first comparator is output as high level and the second comparator and is output as high level; And this calibration module increases described MSB cell current when the first comparator is output as low level and the second comparator and is output as low level; Until this first comparator is output as high level and this second comparator is output as low level, this calibration module calibration finishes.
6. a kind of calibration steps that makes MSB cell current and LSB cell current coupling in the DAC calibration circuit as claimed in claim 5 is characterized in that, when V1<V2<Vn, described calibration module reduces the MSB electric current; When Vn<V1<V2, described calibration module increases the MSB cell current; Until V1<Vn<during V2, the calibration module calibration finishes; Wherein, V1 is described the first fixed voltage, and V2 is described the second fixed voltage, and Vn is described electric capacity both end voltage.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN 201010272669 CN101951262B (en) | 2010-09-03 | 2010-09-03 | DAC (Digital Analog Converter) calibrating circuit and calibrating method thereof |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN 201010272669 CN101951262B (en) | 2010-09-03 | 2010-09-03 | DAC (Digital Analog Converter) calibrating circuit and calibrating method thereof |
Publications (2)
Publication Number | Publication Date |
---|---|
CN101951262A CN101951262A (en) | 2011-01-19 |
CN101951262B true CN101951262B (en) | 2013-09-18 |
Family
ID=43454634
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN 201010272669 Expired - Fee Related CN101951262B (en) | 2010-09-03 | 2010-09-03 | DAC (Digital Analog Converter) calibrating circuit and calibrating method thereof |
Country Status (1)
Country | Link |
---|---|
CN (1) | CN101951262B (en) |
Families Citing this family (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8416107B1 (en) * | 2011-09-28 | 2013-04-09 | Hong Kong Applied Science & Technology Research Institute Company Ltd. | Charge compensation calibration for high resolution data converter |
CN102545906B (en) * | 2012-02-10 | 2015-01-07 | 英特格灵芯片(天津)有限公司 | Current digital to analog conversion method and device |
US8912940B2 (en) * | 2012-11-14 | 2014-12-16 | Analog Devices Technology | String DAC charge boost system and method |
CN103973244A (en) * | 2013-02-05 | 2014-08-06 | 快捷半导体(苏州)有限公司 | Current compensating circuit, current compensating method and operational amplifier |
CN103368575B (en) * | 2013-07-17 | 2016-12-28 | 电子科技大学 | Digital correction circuit and the digital to analog converter of the structure of current rudder containing this circuit |
CN111628769B (en) * | 2019-02-27 | 2023-04-07 | 瑞昱半导体股份有限公司 | Digital-to-analog converter device and correction method |
Family Cites Families (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4222107A (en) * | 1979-01-22 | 1980-09-09 | Burr-Brown Research Corporation | Method and apparatus for automatically calibrating a digital to analog converter |
US5446455A (en) * | 1993-12-02 | 1995-08-29 | Motorola Inc. | Auto-calibrated current-mode digital-to-analog converter and method therefor |
US7009432B2 (en) * | 2001-12-20 | 2006-03-07 | Analog Devices, Inc. | Self-calibrating phase locked loop charge pump system and method |
US6624772B1 (en) * | 2002-05-28 | 2003-09-23 | Analog Devices, Inc. | Offset calibration system |
CN201766572U (en) * | 2010-09-03 | 2011-03-16 | 英特格灵芯片(天津)有限公司 | DAC calibration circuit |
-
2010
- 2010-09-03 CN CN 201010272669 patent/CN101951262B/en not_active Expired - Fee Related
Also Published As
Publication number | Publication date |
---|---|
CN101951262A (en) | 2011-01-19 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CN101951262B (en) | DAC (Digital Analog Converter) calibrating circuit and calibrating method thereof | |
EP4246803A1 (en) | On-chip rc oscillator, chip, and communication terminal | |
CN201766572U (en) | DAC calibration circuit | |
CN100499376C (en) | Analog-to-digital converter capable of performing under two-phase dissimilar mode | |
CN102594348B (en) | Calibration circuit and method for calibrating capacitive compensation in digital-to-analog converters | |
US10205462B2 (en) | SAR ADCs with dedicated reference capacitor for each bit capacitor | |
US9641189B2 (en) | Calibration techniques for SAR ADCs with on-chip reservoir capacitors | |
CN103858340A (en) | High accuracy (resistance-capacitance) RC calibration circuit | |
CN103036564A (en) | Input-independent self-calibration method and apparatus for successive approximation analog-to-digital converter with charge-redistribution digital to analog converter | |
CN103117747B (en) | Digital analog converter DAC and its calibration circuit | |
CN112751565B (en) | Self-calibration on-chip reference voltage module | |
CN107482722B (en) | Constant current charger circuit | |
CN108123699B (en) | Low-temperature drift oscillator and method for obtaining low-temperature drift clock frequency | |
CN102545906B (en) | Current digital to analog conversion method and device | |
US20070035342A1 (en) | Differential amplifier offset voltage minimization independently from common mode voltage adjustment | |
CN108599764B (en) | Step-length-adjustable comparator offset voltage correction circuit and method | |
CN101299599B (en) | Method, apparatus and system for acquiring calibration capacitance value of transconductance filter | |
US5444446A (en) | Apparatus and method for duplicating currents | |
CN114614819A (en) | Source following reference buffer with offset voltage self-correcting function | |
US20110241732A1 (en) | Low voltage self calibrated cmos peak detector | |
CN115776301B (en) | Calibration circuit for resistance-capacitance time constant of continuous time sigma-delta analog-to-digital converter | |
CN114157275B (en) | Wide-range low-jitter high-precision clock signal duty ratio stabilizer circuit and adjusting method | |
CN202424690U (en) | Current type digital-to-analogue conversion device | |
US20070146182A1 (en) | Self-calibrating current source arrays | |
CN112003614B (en) | DDS output compensation circuit |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
C06 | Publication | ||
PB01 | Publication | ||
C10 | Entry into substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
C14 | Grant of patent or utility model | ||
GR01 | Patent grant | ||
TR01 | Transfer of patent right | ||
TR01 | Transfer of patent right |
Effective date of registration: 20190614 Address after: 100176 Beijing Daxing District Beijing Economic and Technological Development Zone Ronghua Road No. 10 Building A 9-storey 915 Patentee after: ELOWNIPMICROELECTRONICS(BEIJING) Co.,Ltd. Address before: Room 210, Software South Building, Tianda Science Park, 80 Fourth Avenue, Jinshi Development Zone, 300457 Patentee before: International Green Chip (Tianjin) Co.,Ltd. |
|
CF01 | Termination of patent right due to non-payment of annual fee | ||
CF01 | Termination of patent right due to non-payment of annual fee |
Granted publication date: 20130918 |