CN104064472A - 薄膜晶体管及其制作方法、显示装置 - Google Patents
薄膜晶体管及其制作方法、显示装置 Download PDFInfo
- Publication number
- CN104064472A CN104064472A CN201410265114.9A CN201410265114A CN104064472A CN 104064472 A CN104064472 A CN 104064472A CN 201410265114 A CN201410265114 A CN 201410265114A CN 104064472 A CN104064472 A CN 104064472A
- Authority
- CN
- China
- Prior art keywords
- layer
- gate
- doped region
- photoresist
- forming
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000010409 thin film Substances 0.000 title claims abstract description 20
- 238000004519 manufacturing process Methods 0.000 title description 11
- 238000000034 method Methods 0.000 claims abstract description 68
- 229910052751 metal Inorganic materials 0.000 claims abstract description 48
- 239000002184 metal Substances 0.000 claims abstract description 48
- 238000000059 patterning Methods 0.000 claims abstract description 9
- 238000005468 ion implantation Methods 0.000 claims abstract description 8
- 239000010410 layer Substances 0.000 claims description 150
- 229920002120 photoresistant polymer Polymers 0.000 claims description 53
- 239000000758 substrate Substances 0.000 claims description 31
- 229910021420 polycrystalline silicon Inorganic materials 0.000 claims description 29
- 229920005591 polysilicon Polymers 0.000 claims description 27
- 229910021417 amorphous silicon Inorganic materials 0.000 claims description 25
- 239000011229 interlayer Substances 0.000 claims description 25
- 150000002500 ions Chemical class 0.000 claims description 20
- 230000010363 phase shift Effects 0.000 claims description 11
- 238000001039 wet etching Methods 0.000 claims description 11
- 230000015572 biosynthetic process Effects 0.000 claims description 9
- 239000004065 semiconductor Substances 0.000 claims description 8
- 238000005224 laser annealing Methods 0.000 claims description 7
- 238000004380 ashing Methods 0.000 claims description 4
- 238000000623 plasma-assisted chemical vapour deposition Methods 0.000 claims description 3
- 230000000149 penetrating effect Effects 0.000 claims 2
- 238000002360 preparation method Methods 0.000 abstract description 13
- 101001074571 Homo sapiens PIN2/TERF1-interacting telomerase inhibitor 1 Proteins 0.000 abstract description 11
- 102100036257 PIN2/TERF1-interacting telomerase inhibitor 1 Human genes 0.000 abstract description 11
- 238000009413 insulation Methods 0.000 description 22
- 239000011248 coating agent Substances 0.000 description 21
- 238000000576 coating method Methods 0.000 description 21
- 239000010408 film Substances 0.000 description 8
- 239000012212 insulator Substances 0.000 description 8
- 239000000203 mixture Substances 0.000 description 8
- MWUXSHHQAYIFBG-UHFFFAOYSA-N Nitric oxide Chemical compound O=[N] MWUXSHHQAYIFBG-UHFFFAOYSA-N 0.000 description 6
- 230000000694 effects Effects 0.000 description 6
- 238000005516 engineering process Methods 0.000 description 6
- 238000002513 implantation Methods 0.000 description 5
- 239000011521 glass Substances 0.000 description 4
- 238000005229 chemical vapour deposition Methods 0.000 description 3
- 239000004020 conductor Substances 0.000 description 3
- 239000000428 dust Substances 0.000 description 3
- 238000010276 construction Methods 0.000 description 2
- 230000002708 enhancing effect Effects 0.000 description 2
- 238000005530 etching Methods 0.000 description 2
- 150000002739 metals Chemical class 0.000 description 2
- 150000004767 nitrides Chemical class 0.000 description 2
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N silicon dioxide Inorganic materials O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 2
- 239000000243 solution Substances 0.000 description 2
- UFHFLCQGNIYNRP-UHFFFAOYSA-N Hydrogen Chemical compound [H][H] UFHFLCQGNIYNRP-UHFFFAOYSA-N 0.000 description 1
- 229910004205 SiNX Inorganic materials 0.000 description 1
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 1
- 229910052782 aluminium Inorganic materials 0.000 description 1
- 230000004888 barrier function Effects 0.000 description 1
- 229910052804 chromium Inorganic materials 0.000 description 1
- 230000003749 cleanliness Effects 0.000 description 1
- 239000013078 crystal Substances 0.000 description 1
- 238000002425 crystallisation Methods 0.000 description 1
- 230000008025 crystallization Effects 0.000 description 1
- 230000007547 defect Effects 0.000 description 1
- 238000006356 dehydrogenation reaction Methods 0.000 description 1
- 238000009826 distribution Methods 0.000 description 1
- 230000005684 electric field Effects 0.000 description 1
- 230000014509 gene expression Effects 0.000 description 1
- 239000001257 hydrogen Substances 0.000 description 1
- 229910052739 hydrogen Inorganic materials 0.000 description 1
- 238000002347 injection Methods 0.000 description 1
- 239000007924 injection Substances 0.000 description 1
- 238000004093 laser heating Methods 0.000 description 1
- 239000004973 liquid crystal related substance Substances 0.000 description 1
- 238000001755 magnetron sputter deposition Methods 0.000 description 1
- 239000000463 material Substances 0.000 description 1
- 229910021645 metal ion Inorganic materials 0.000 description 1
- 229910052697 platinum Inorganic materials 0.000 description 1
- 239000010453 quartz Substances 0.000 description 1
- 229910052710 silicon Inorganic materials 0.000 description 1
- 239000010703 silicon Substances 0.000 description 1
- 229910052814 silicon oxide Inorganic materials 0.000 description 1
- 229910052715 tantalum Inorganic materials 0.000 description 1
- 238000002207 thermal evaporation Methods 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02518—Deposited layers
- H01L21/02521—Materials
- H01L21/02524—Group 14 semiconducting materials
- H01L21/02532—Silicon, silicon germanium, germanium
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02518—Deposited layers
- H01L21/02587—Structure
- H01L21/0259—Microstructure
- H01L21/02592—Microstructure amorphous
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02612—Formation types
- H01L21/02617—Deposition types
- H01L21/0262—Reduction or decomposition of gaseous compounds, e.g. CVD
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02656—Special treatments
- H01L21/02664—Aftertreatments
- H01L21/02667—Crystallisation or recrystallisation of non-monocrystalline semiconductor materials, e.g. regrowth
- H01L21/02675—Crystallisation or recrystallisation of non-monocrystalline semiconductor materials, e.g. regrowth using laser beams
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/027—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
- H01L21/0271—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers
- H01L21/0273—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers characterised by the treatment of photoresist layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/027—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
- H01L21/0271—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers
- H01L21/0273—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers characterised by the treatment of photoresist layers
- H01L21/0274—Photolithographic processes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3105—After-treatment
- H01L21/31058—After-treatment of organic layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3205—Deposition of non-insulating-, e.g. conductive- or resistive-, layers on insulating layers; After-treatment of these layers
- H01L21/321—After treatment
- H01L21/3213—Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer
- H01L21/32133—Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer by chemical means only
- H01L21/32134—Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer by chemical means only by liquid etching only
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3205—Deposition of non-insulating-, e.g. conductive- or resistive-, layers on insulating layers; After-treatment of these layers
- H01L21/321—After treatment
- H01L21/3213—Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer
- H01L21/32139—Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer using masks
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/031—Manufacture or treatment of FETs having insulated gates [IGFET] of thin-film transistors [TFT]
- H10D30/0312—Manufacture or treatment of FETs having insulated gates [IGFET] of thin-film transistors [TFT] characterised by the gate electrodes
- H10D30/0314—Manufacture or treatment of FETs having insulated gates [IGFET] of thin-film transistors [TFT] characterised by the gate electrodes of lateral top-gate TFTs comprising only a single gate
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/031—Manufacture or treatment of FETs having insulated gates [IGFET] of thin-film transistors [TFT]
- H10D30/0321—Manufacture or treatment of FETs having insulated gates [IGFET] of thin-film transistors [TFT] comprising silicon, e.g. amorphous silicon or polysilicon
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/67—Thin-film transistors [TFT]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/67—Thin-film transistors [TFT]
- H10D30/6704—Thin-film transistors [TFT] having supplementary regions or layers in the thin films or in the insulated bulk substrates for controlling properties of the device
- H10D30/6713—Thin-film transistors [TFT] having supplementary regions or layers in the thin films or in the insulated bulk substrates for controlling properties of the device characterised by the properties of the source or drain regions, e.g. compositions or sectional shapes
- H10D30/6715—Thin-film transistors [TFT] having supplementary regions or layers in the thin films or in the insulated bulk substrates for controlling properties of the device characterised by the properties of the source or drain regions, e.g. compositions or sectional shapes characterised by the doping profiles, e.g. having lightly-doped source or drain extensions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/67—Thin-film transistors [TFT]
- H10D30/6729—Thin-film transistors [TFT] characterised by the electrodes
- H10D30/673—Thin-film transistors [TFT] characterised by the electrodes characterised by the shapes, relative sizes or dispositions of the gate electrodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/67—Thin-film transistors [TFT]
- H10D30/6729—Thin-film transistors [TFT] characterised by the electrodes
- H10D30/673—Thin-film transistors [TFT] characterised by the electrodes characterised by the shapes, relative sizes or dispositions of the gate electrodes
- H10D30/6731—Top-gate only TFTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/67—Thin-film transistors [TFT]
- H10D30/674—Thin-film transistors [TFT] characterised by the active materials
- H10D30/6741—Group IV materials, e.g. germanium or silicon carbide
- H10D30/6743—Silicon
- H10D30/6745—Polycrystalline or microcrystalline silicon
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
- H10D62/83—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group IV materials, e.g. B-doped Si or undoped Ge
- H10D62/834—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group IV materials, e.g. B-doped Si or undoped Ge further characterised by the dopants
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/27—Electrodes not carrying the current to be rectified, amplified, oscillated or switched, e.g. gates
- H10D64/311—Gate electrodes for field-effect devices
- H10D64/411—Gate electrodes for field-effect devices for FETs
- H10D64/511—Gate electrodes for field-effect devices for FETs for IGFETs
- H10D64/517—Gate electrodes for field-effect devices for FETs for IGFETs characterised by the conducting layers
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
- H10D86/01—Manufacture or treatment
- H10D86/021—Manufacture or treatment of multiple TFTs
- H10D86/0221—Manufacture or treatment of multiple TFTs comprising manufacture, treatment or patterning of TFT semiconductor bodies
- H10D86/0223—Manufacture or treatment of multiple TFTs comprising manufacture, treatment or patterning of TFT semiconductor bodies comprising crystallisation of amorphous, microcrystalline or polycrystalline semiconductor materials
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
- H10D86/01—Manufacture or treatment
- H10D86/021—Manufacture or treatment of multiple TFTs
- H10D86/0231—Manufacture or treatment of multiple TFTs using masks, e.g. half-tone masks
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
- H10D86/40—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates characterised by multiple TFTs
- H10D86/421—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates characterised by multiple TFTs having a particular composition, shape or crystalline structure of the active layer
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
- H10D86/40—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates characterised by multiple TFTs
- H10D86/451—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates characterised by multiple TFTs characterised by the compositions or shapes of the interlayer dielectrics
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
- H10D86/40—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates characterised by multiple TFTs
- H10D86/60—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates characterised by multiple TFTs wherein the TFTs are in active matrices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/26—Bombardment with radiation
- H01L21/263—Bombardment with radiation with high-energy radiation
- H01L21/265—Bombardment with radiation with high-energy radiation producing ion implantation
- H01L21/26506—Bombardment with radiation with high-energy radiation producing ion implantation in group IV semiconductors
- H01L21/26513—Bombardment with radiation with high-energy radiation producing ion implantation in group IV semiconductors of electrically active species
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Chemical & Material Sciences (AREA)
- Crystallography & Structural Chemistry (AREA)
- Optics & Photonics (AREA)
- Chemical Kinetics & Catalysis (AREA)
- General Chemical & Material Sciences (AREA)
- Thin Film Transistor (AREA)
- High Energy & Nuclear Physics (AREA)
- Health & Medical Sciences (AREA)
- Toxicology (AREA)
Abstract
本发明提供一种薄膜晶体管及其制备方法、显示装置,所述方法包括:形成栅极金属层,所述形成栅极金属层之后,还包括:通过一次构图工艺形成台阶型栅结构;进行第一次离子注入程序,形成第一重掺杂区和第二重掺杂区,所述第一重掺杂区和所述第二重掺杂区相距第一长度;将所述台阶型栅结构形成栅极;进行第二次离子注入程序,形成第一轻掺杂区和第二轻掺杂区,所述第一轻掺杂区和所述第二轻掺杂区相距第二长度,所述第一长度小于第二长度。上述方法可以简化现有技术中制备轻掺杂源漏极结构的LPTS TFT的工艺过程。
Description
技术领域
本发明涉及薄膜晶体管制造工艺领域,尤其涉及一种薄膜晶体管及其制作方法。
背景技术
常见的低温多晶硅薄膜晶体管(Low Temperature Poly Silicon Thin Film Transistor,简称LTPS TFT)的制备过程包括:在玻璃基板上沉积一层缓冲层,然后对缓冲层上的非晶硅(a-Si)层进行晶化处理,得到多晶硅(p-Si),在多晶硅层上涂覆栅极绝缘层,图案化栅极图形并以其为掩膜对P-Si进行离子注入,控制注入量能够得到所需的重掺杂源漏极结构,之后进行层间绝缘层,源漏极及平坦化处理即可得到LTPS TFT结构。上述方式获取的LTPS TFT结构,由于两个重掺杂区的掺杂浓度较高,且两个重掺杂区与栅极导体之间的间距非常小,导致源漏极附近的电场太强,因而产生热电子效应,使得LTPS TFT的稳定性受到严重的影响。
为此,业内人士采用轻掺杂源漏极结构的LTPS TFT改善上述的LTPS TFT的热电子效应。如图1A至图1F所示,采用的轻掺杂源漏极结构的LTPS的制作工艺包括:形成低温多晶硅层11,并在低温多晶硅层11上形成一层栅极绝缘层13。通过一次构图工艺在栅极绝缘层13上形成栅极导体14,之后利用栅极导体14为掩膜板实施第一次离子注入程序,得到重掺杂源漏极的结构12;之后利用光刻胶15进行第二次的离子注入程序,将光刻胶去除即可得到含有轻掺杂源漏极的结构16,再依次形成层间绝缘层17,源漏极18,获得含有轻掺杂源漏极结构的LTPS TFT。
上述方法可以改善当前LTPS TFT结构中的热电子效应,但是在获取轻掺杂源漏极结构的LTPS TFT的过程中需要两次以上的图案化 过程,导致获取轻掺杂源漏极结构的LTPS TFT的制备工艺过程繁琐。
发明内容
本发明提供一种薄膜晶体管及其制作方法、显示装置,用于简化现有技术中制备轻掺杂源漏极结构的LPTS TFT的工艺过程。
第一方面,本发明提供一种薄膜晶体管的制作方法,包括:
形成栅极金属层,所述形成栅极金属层之后,还包括:
通过一次构图工艺形成台阶型栅结构;
进行第一次离子注入程序,形成第一重掺杂区和第二重掺杂区,所述第一重掺杂区和所述第二重掺杂区相距第一长度;
将所述台阶型栅结构形成栅极;
进行第二次离子注入程序,形成第一轻掺杂区和第二轻掺杂区,所述第一轻掺杂区和所述第二轻掺杂区相距第二长度,所述第一长度小于第二长度。
可选地,所述形成栅极金属层,包括:
提供一衬底基板;
在所述衬底基板上形成半导体层;
在所述半导体层上形成栅绝缘层;
在所述栅绝缘层上形成栅极金属层。
可选地,所述形成第一轻掺杂区和第二轻掺杂区之后,所述方法还包括:
在形成栅极的基板上形成包括有接触孔的层间介质层;
在所述层间介质层上形成源极、漏极和数据线的图形,所述源极通过贯穿所述栅绝缘层和所述层间介质层的接触孔与所述第一重掺杂区连接,所述漏极通过贯穿所述栅绝缘层和所述层间介质层的接触孔与所述第二重掺杂区连接。
可选地,通过一次构图工艺形成台阶型栅结构,包括:
在所述栅极金属层上形成光刻胶层;
采用半色调相移掩膜板/灰色调相移掩膜板曝光所述光刻胶层,形成台阶型结构,所述台阶型结构包括:第一部分光刻胶和第二部分光刻胶,所述第一部分光刻胶的高度大于第二部分光刻胶的高度;
湿法刻蚀所述栅极金属层未被所述台阶型结构覆盖的区域,形成矩形栅结构,所述矩形栅结构位于所述台阶型结构的下方;
灰化处理所述台阶型结构的第二部分光刻胶,形成光刻胶结构,所述光刻胶结构包括所述第一部分光刻胶;
湿法刻蚀所述栅金属层未被所述光刻胶结构覆盖的区域,形成台阶型栅结构,所述台阶型栅结构具有第一高度和第二高度,所述第一高度大于第二高度,所述台阶型栅结构的第一高度区域位于所述光刻胶结构的下方;
去除所述台阶型栅结构上方的光刻胶结构。
可选地,所述形成栅极金属层,包括:
提供一衬底基板;
在所述衬底基板上形成缓冲层;
在所述缓冲层上形成非晶硅层;
将所述非晶硅层转化为多晶硅层;
在所述多晶硅层上形成栅绝缘层;
在所述栅绝缘层上形成栅极金属层。
可选地,所述将所述非晶硅层转化为多晶硅层,包括:
在预设温度下对所述非晶硅进行激光退火,形成多晶硅层。
可选地,所述在所述缓冲层上形成非晶硅层,包括:
在所述缓冲层上,采用等离子体增强化学气相沉积法沉积所述非晶硅层。
可选地,所述第一次离子注入程序和第二次离子注入程序中的离子为下述的一种或多种:
B离子、P离子、As离子、PHx离子。
可选地,所述将所述台阶型栅结构形成栅极,包括:
湿法刻蚀所述台阶型栅结构,形成栅极,所述栅极的厚度范围为1000埃至3000埃。
第二方面,本发明提供一种薄膜晶体管,所述薄膜晶体管采用上述任一方法制备。
第三方面,本发明提供一种显示装置,所述显示装置包括如上所述的薄膜晶体管。
由上述技术方案可知,本发明的薄膜晶体管及其制作方法、显示装置,在形成栅极金属层的基板通过一次构图工艺形成台阶型栅结构,进而进行第一次离子注入程序和第二次离子注入程序,得到轻掺杂的薄膜晶体管,本发明的LTPS TFT的制作在获取轻掺杂源漏区和重掺杂源漏区的过程中只进行了一次构图工艺,因此,与现有技术相比,简化了LTPS TFT的制作流程,节省了生产时间,提高了电子元器件的稳定性。
附图说明
图1A至图1F为现有技术中LPTS TFT的制作工艺步骤流程图;
图2为本发明一实施例提供的LPTS TFT的制作方法的流程示意图;
图3A至图3G为本发明一实施例提供的LPTS TFT的制作工艺步骤流程图;
图3H至图3J为图3G之后的LPTS TFT的制作工艺步骤流程图。
附图标记:
11多晶硅层、12重掺杂区、13栅极绝缘层、14栅极金属、15光刻胶、16轻掺杂区、17层间绝缘层、18源漏极;
33多晶硅层、34栅极绝缘层、35栅极金属、36光刻胶、38轻掺杂区、39重掺杂区、310源漏极、311层间绝缘层/层间介质层。
具体实施方式
下面结合附图和实施例,对本发明的具体实施方式作进一步详细描述。以下实施例用于说明本发明,但不用来限制本发明的范围。
本发明的基本思想是:为了减少现有技术的LPTS TFT制备工艺中在获取轻掺杂源漏区和重掺杂源漏区的过程中多次图案化的过程,采用半色调相移掩膜板或灰色调相移掩膜版通过一次构图工艺实现栅极的结构,通过两次离子注入程序得到轻掺杂区和重掺杂区。
本发明的薄膜晶体管采用下面图2及图3A至图3G所示的方法制备,具体地,通过图2以及图3A至图3G所示方法制备的LPTS TFT可包括:
一半导体层;
一栅绝缘层,覆盖于该半导体层的一表面;
两个重掺杂区,两个轻掺杂区,重掺杂区与轻掺杂区相邻且两个轻掺杂区间隔一个沟道;
一栅极金属,位于该绝缘层上,且覆盖与该沟道所对应的区域。
可选地,薄膜晶体管还可包括:层间介质层,层间介质层覆盖于栅极金属与栅绝缘层上,以及一漏极接线与一源极接线,贯穿栅绝缘层与该层间介质层分别于两个重掺杂区接触。
在具体应用中,前述的半导体层可为多晶硅层。本实施例中的轻掺杂区与重掺杂区分别通过两次离子注入程序实现。
针对现有技术中的图案化次数较多,且工艺繁琐的问题,本发明实施例提供一种减少图案化过程的LPTS TFT的制备方法如图2所示,该制备方法包括:
A01、形成栅金属层;
A02、通过一次构图工艺形成台阶型栅结构(如图3F所示);
A03、进行第一次离子注入程序,形成第一重掺杂区和第二重掺杂区,所述第一重掺杂区和所述第二重掺杂区相距第一长度;
A04、将所述台阶型栅结构形成栅极(如图3H所示);
A05进行第二次离子注入程序,形成第一轻掺杂区和第二轻掺杂区,所述第一轻掺杂区和所述第二轻掺杂区相距第二长度,所述第一长度小于第二长度。
进一步地,在形成栅极的基板上形成包括有接触孔的层间介质层;在所述层间介质层上形成源极、漏极和数据线的图形,所述源极通过贯穿栅绝缘层和所述层间介质层的接触孔与所述第一重掺杂区连接,所述漏极通过贯穿栅绝缘层和所述层间介质层的接触孔与所述第二重掺杂区连接。
也就是说,上述方法是在衬底基板上沉积缓冲层,在缓冲层上形成a-Si薄膜,使用晶化方式使a-Si转化为p-Si,然后沉积栅极绝缘层;之后在栅极绝缘层上沉积栅极金属,栅极金属上涂覆光刻胶,利用半色调相移掩膜板工艺将栅极金属修饰成为具有梯度的图形(如图3F所示的台阶型栅结构),进行离子注入工艺形成重掺杂区域,完成后将栅极金属继续蚀刻形成栅极,之后进行第二次离子注入工艺形成轻掺杂区域;此时,栅极金属层仅剩余栅极结构,在其上进行层间绝缘层,源漏极,平坦层等工艺,制备完成具有轻掺杂源漏极结构的低温多晶硅薄膜晶体管。
上述方法只使用一次图案化的过程,进而可降低现有技术中制备LTPS TFT的工艺复杂度,简化了LTPS TFT的制作流程,节省了生产时间,提高了电子元器件的稳定性。
下面结合图3A至图3G及具体实施例对本发明的LPTS TFT的制作方法进行详细介绍。
首先,提供一衬底基板如玻璃基板或石英基板,在衬底基板上形成缓冲层;图3A至图3G所述的结构均形成于包括缓冲层的衬底基板上,为此,图3A至图3G中未示出包括缓冲层的衬底基板。应说明的是,若衬底基板的洁净度不满足要求时,可首先对衬底基板进行预清洗,进而在衬底基板上形成缓冲层。
优选地,采用等离子体增强化学气相沉积法(Plasma Enhanced Chemical Vapor Deposition,简称PECVD)在衬底基板上沉积缓冲层。缓冲层的厚度约为2000埃至6000埃,缓冲层材料可选用氧化物、氮化物或者氮氧化物等。缓冲层可以为单层、双层或者多层结构。具体 地,缓冲层可以是SiNx,SiOx或Si(ON)x。在具体实现过程中,为节省作业时间,可不沉积缓冲层。
其次,在所述缓冲层上形成非晶硅层,本实施例中可以采用等离子体增强化学气相沉积法沉积所述非晶硅层。
另外,将所述非晶硅层转化为多晶硅层33;例如,在预设温度下对所述非晶硅层进行多次激光退火,形成多晶硅层33。例如,采用准分子激光器进行激光退火处理。
在具体应用中,还可对非晶硅层进行高温处理,根据非晶硅层的厚度分布情况分为多个能量区进行激光退火处理,对不同的能量进行不同的激光退火处理,实现把非晶硅层转变为多晶硅层33。该处高温处理非晶硅层是为了使非晶硅层脱氢,防止在激光退火时发生氢爆。
前述衬底基板上的缓冲层的作用是:防止衬底基板中的金属离子扩散至LTPS TFT的有源区,降低缺陷和减少漏电流的产生。合适的缓冲层可以改善多晶硅背面界面的质量,防止在多晶硅背面界面出产生漏电流;进一步地,适当的缓冲层可以降低热传导,减缓被激光加热的硅的冷却速率。
再者,在所述多晶硅层33上形成栅绝缘层34;以及在所述栅绝缘层34上形成栅极金属层35,在所述栅极金属层35上形成光刻胶层36,如图3A所示。
例如,多晶硅层上涂覆一层栅极绝缘层34,溅射栅极金属层35,在栅极金属层35上涂覆光刻胶36。具体地,可以采用PEVCD方法,在多晶硅层33上沉积栅绝缘层34,栅绝缘层34可以选用氧化物、氮化物或氮氧化物等。另外,栅绝缘层34可以使单层、双层或多层结构等。进一步地,在栅绝缘层34上采用磁控溅射、热蒸发、PEVCD等方法形成栅极金属层35。在栅极金属层35上采用涂覆一层光刻胶。
本实施例中的栅极金属层35的金属可为Pt、Ru、Au、Ag、Mo、Cr、Al、Ta、Ti、W中的一种或多种。
在其他实施例中,形成栅极金属层35的过程还可以是:例如,提 供一衬底基板;在所述衬底基板上形成多晶硅层;在所述多晶硅层上形成栅绝缘层;在所述栅绝缘层上形成栅极金属层等。该处的半导体成为多晶硅层,本实施例仅为举例说明,不限定形成栅极金属层的过程。
进一步地,通过一次构图工艺形成台阶型栅结构,如图3B至图3F所示。
如图3B所示,采用半色调相移掩膜板/灰色调相移掩膜板曝光所述光刻胶层36,形成台阶型结构(如图3B中虚线中的台阶型结构),举例来说,该处的台阶型结构沿着图3B中的虚线对称轴对称分布。所述台阶型结构包括:第一部分光刻胶和第二部分光刻胶,所述第一部分光刻胶的高度大于第二部分光刻胶的高度。在图3B中台阶型结构区域的36表示的是光刻胶层。
可理解的是,采用半色调相移掩膜板将光刻胶曝光为台阶型结构中掩膜板的形状。当然,还可采用其他形式的掩膜板(如灰色调掩膜板)曝光上述的光刻胶层36形成上述的台阶型结构,本实施例不对其进行限定。本实施例中的半色调相移掩膜板为一种特制掩膜板,这种掩膜板可以最终实现两种高度的台阶型栅结构的形成;
如图3C所示,湿法刻蚀所述栅极金属层35未被所述台阶型结构覆盖的区域,形成矩形栅结构,所述矩形栅结构位于所述台阶型结构的下方。应说明的是,在图3C中湿法刻蚀的是栅极金属层35的部分层结构,且未完全将覆盖在栅绝缘层34上方的栅极金属层35刻蚀。矩形栅结构是指该结构在剖视图中呈矩形。
如图3D所示,灰化处理所述台阶型结构的第二部分光刻胶,形成光刻胶结构,所述光刻胶结构包括所述第一部分光刻胶。
可理解的是,灰化处理包括玻璃基板上除台阶型结构的第一部分光刻胶之外的所有区域,以去除所述玻璃基板上较薄层的光刻胶即台阶型结构的第二部分光刻胶。
如图3E所示,湿法刻蚀所述栅金属层未被所述光刻胶结构覆盖的 区域,形成台阶型栅结构,所述台阶型栅结构具有第一高度d1和第二高度d2,所述第一高度d1大于第二高度d2,所述台阶型栅结构的第一高度d1区域位于所述光刻胶结构的下方。举例来说,图3E中所示的台阶型栅结构可为对称分布的台阶型栅结构。在图3E中,36表示的部分属于光刻胶层,35表示的部分属于栅极金属层。
如图3F所示,去除所述台阶型栅结构上方的光刻胶结构,得到最终的台阶型栅结构。
然后,进行第一次离子注入程序,形成第一重掺杂区39a和第二重掺杂区39b,如图3G所示的重掺杂区39,所述第一重掺杂区39a和所述第二重掺杂区39b相距第一长度。
举例来说,所述第一次离子注入程序中的离子可为下述的一种或多种:B离子、P离子、As离子、PHx离子。
再者,将所述台阶型栅结构形成栅极,如图3H所示。举例来说,湿法刻蚀所述台阶型栅结构,形成栅极,栅极的厚度范围为1000埃至3000埃。本实施例中栅极的剖视图中的形状为矩形结构。
应说明的是,该步骤中的湿法刻蚀工艺需要严格控制关键尺寸(CD)的大小,以降低偏差。
进一步地,进行第二次离子注入程序,形成第一轻掺杂区38a和第二轻掺杂区38b,如图3I所示,所述第一轻掺杂区38a和所述第二轻掺杂区38b相距第二长度,所述第一长度小于第二长度。
举例来说,所述第二次离子注入程序中的离子可为下述的一种或多种:B离子、P离子、As离子、PHx离子。
应说明的是,第一次离子注入程序与第二次离子注入程序需控制离子注入量。
此外,在形成栅极的基板上形成包括有接触孔的层间介质层311,如图3J所示。在所述层间介质层上形成源极310、漏极310和数据线的图形,所述源极通过贯穿栅绝缘层34和所述层间介质层311的接触孔与所述第一重掺杂区连接,所述漏极通过贯穿栅绝缘层和所述层间 介质层的接触孔与所述第二重掺杂区连接。
上述方法在轻掺杂区38与重掺杂区39的两次离子注入程序之间增加一栅极金属35的湿法刻蚀工艺,且在工艺过程中严格控制关键尺寸的大小,同时降低了现有技术中LPTS TFT的热电子效应,提高了制备的电子元器件的可靠性。
上述实施例制备的LTPS TFT可应用于液晶显示器、OLED等相关领域。
本发明还可提供一种显示装置,该显示装置可包括通过上述方法制备的薄膜晶体管,由此,本实施例的显示装置具有较好的显示质量。显示装置可以为:显示面板、电子纸、电视、显示器、数码相框、手机、平板电脑等任何具有显示功能的产品或部件。
最后应说明的是:以上各实施例仅用以说明本发明的技术方案,而非对其限制;尽管参照前述各实施例对本发明进行了详细的说明,本领域的普通技术人员应当理解:其依然可以对前述各实施例所记载的技术方案进行修改,或者对其中部分或者全部技术特征进行等同替换;而这些修改或者替换,并不使相应技术方案的本质脱离本发明权利要求所限定的范围。
Claims (11)
1.一种薄膜晶体管的制备方法,包括:形成栅极金属层,其特征在于,所述形成栅极金属层之后,还包括:
通过一次构图工艺形成台阶型栅结构;
进行第一次离子注入程序,形成第一重掺杂区和第二重掺杂区,所述第一重掺杂区和所述第二重掺杂区相距第一长度;
将所述台阶型栅结构形成栅极;
进行第二次离子注入程序,形成第一轻掺杂区和第二轻掺杂区,所述第一轻掺杂区和所述第二轻掺杂区相距第二长度,所述第一长度小于第二长度。
2.根据权利要求1所述的方法,其特征在于,所述形成栅极金属层,包括:
提供一衬底基板;
在所述衬底基板上形成半导体层;
在所述半导体层上形成栅绝缘层;
在所述栅绝缘层上形成栅极金属层。
3.根据权利要求2所述的方法,其特征在于,所述形成第一轻掺杂区和第二轻掺杂区之后,所述方法还包括:
在形成栅极的基板上形成包括有接触孔的层间介质层;
在所述层间介质层上形成源极、漏极和数据线的图形,所述源极通过贯穿所述栅绝缘层和所述层间介质层的接触孔与所述第一重掺杂区连接,所述漏极通过贯穿所述栅绝缘层和所述层间介质层的接触孔与所述第二重掺杂区连接。
4.根据权利要求1所述的方法,其特征在于,通过一次构图工艺形成台阶型栅结构,包括:
在所述栅极金属层上形成光刻胶层;
采用半色调相移掩膜板/灰色调相移掩膜板曝光所述光刻胶层,形成台阶型结构,所述台阶型结构包括:第一部分光刻胶和第二部分光刻胶,所述第一部分光刻胶的高度大于第二部分光刻胶的高度;
湿法刻蚀所述栅极金属层未被所述台阶型结构覆盖的区域,形成矩形栅结构,所述矩形栅结构位于所述台阶型结构的下方;
灰化处理所述台阶型结构的第二部分光刻胶,形成光刻胶结构,所述光刻胶结构包括所述第一部分光刻胶;
湿法刻蚀所述栅金属层未被所述光刻胶结构覆盖的区域,形成台阶型栅结构,所述台阶型栅结构具有第一高度和第二高度,所述第一高度大于第二高度,所述台阶型栅结构的第一高度区域位于所述光刻胶结构的下方;
去除所述台阶型栅结构上方的光刻胶结构。
5.根据权利要求1所述的方法,其特征在于,所述形成栅极金属层,包括:
提供一衬底基板;
在所述衬底基板上形成缓冲层;
在所述缓冲层上形成非晶硅层;
将所述非晶硅层转化为多晶硅层;
在所述多晶硅层上形成栅绝缘层;
在所述栅绝缘层上形成栅极金属层。
6.根据权利要求5所述的方法,其特征在于,所述将所述非晶硅层转化为多晶硅层,包括:
在预设温度下对所述非晶硅进行激光退火,形成多晶硅层。
7.根据权利要求5所述的方法,其特征在于,所述在所述缓冲层上形成非晶硅层,包括:
在所述缓冲层上,采用等离子体增强化学气相沉积法沉积所述非晶硅层。
8.根据权利要求1所述的方法,其特征在于,所述第一次离子注入程序和第二次离子注入程序中的离子为下述的一种或多种:
B离子、P离子、As离子、PHx离子。
9.根据权利要求1所述的方法,其特征在于,所述将所述台阶型栅结构形成栅极,包括:
湿法刻蚀所述台阶型栅结构,形成栅极,所述栅极的厚度范围为1000埃至3000埃。
10.一种薄膜晶体管,其特征在于,所述薄膜晶体管采用如上权利要求1至9任一项所述的方法制备。
11.一种显示装置,其特征在于,所述显示装置包括如权利要求10所述的薄膜晶体管。
Priority Applications (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201410265114.9A CN104064472B (zh) | 2014-06-13 | 2014-06-13 | 薄膜晶体管及其制作方法、显示装置 |
US14/443,882 US9748398B2 (en) | 2014-06-13 | 2014-09-28 | Thin film transistor and manufacturing method thereof, display device |
PCT/CN2014/087629 WO2015188522A1 (zh) | 2014-06-13 | 2014-09-28 | 薄膜晶体管及其制作方法、显示装置 |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201410265114.9A CN104064472B (zh) | 2014-06-13 | 2014-06-13 | 薄膜晶体管及其制作方法、显示装置 |
Publications (2)
Publication Number | Publication Date |
---|---|
CN104064472A true CN104064472A (zh) | 2014-09-24 |
CN104064472B CN104064472B (zh) | 2017-01-25 |
Family
ID=51552132
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN201410265114.9A Active CN104064472B (zh) | 2014-06-13 | 2014-06-13 | 薄膜晶体管及其制作方法、显示装置 |
Country Status (3)
Country | Link |
---|---|
US (1) | US9748398B2 (zh) |
CN (1) | CN104064472B (zh) |
WO (1) | WO2015188522A1 (zh) |
Cited By (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN104538307A (zh) * | 2014-12-19 | 2015-04-22 | 深圳市华星光电技术有限公司 | 一种用于制作多晶硅薄膜晶体管的方法 |
WO2015188522A1 (zh) * | 2014-06-13 | 2015-12-17 | 京东方科技集团股份有限公司 | 薄膜晶体管及其制作方法、显示装置 |
CN105702687A (zh) * | 2016-04-13 | 2016-06-22 | 武汉华星光电技术有限公司 | Tft基板及其制作方法 |
WO2017197679A1 (zh) * | 2016-05-17 | 2017-11-23 | 武汉华星光电技术有限公司 | 一种薄膜晶体管的制作方法 |
CN107785308A (zh) * | 2017-10-27 | 2018-03-09 | 合肥鑫晟光电科技有限公司 | 一种阵列基板的制备方法和阵列基板 |
WO2019071670A1 (zh) * | 2017-10-10 | 2019-04-18 | 武汉华星光电半导体显示技术有限公司 | N型薄膜晶体管及其制备方法、oled显示面板的制备方法 |
Families Citing this family (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9768274B2 (en) * | 2014-11-25 | 2017-09-19 | Power Integrations, Inc. | Laterally-graded doping of materials |
CN106200170A (zh) * | 2016-07-08 | 2016-12-07 | 深圳市华星光电技术有限公司 | Tft液晶显示器件及其制作方法 |
CN109686793A (zh) * | 2018-12-24 | 2019-04-26 | 合肥鑫晟光电科技有限公司 | 薄膜晶体管及制备方法、阵列基板、显示装置 |
CN112786450A (zh) * | 2019-11-06 | 2021-05-11 | 京东方科技集团股份有限公司 | 晶体管及其制备方法、阵列基板及其制备方法、显示面板 |
Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN1466177A (zh) * | 2002-07-03 | 2004-01-07 | 旺宏电子股份有限公司 | 金氧半导体晶体管的制造方法 |
CN1670930A (zh) * | 2005-04-29 | 2005-09-21 | 友达光电股份有限公司 | 具有轻掺杂漏极的金属氧化物半导体的制作方法 |
CN1893117A (zh) * | 2005-06-30 | 2007-01-10 | 株式会社半导体能源研究所 | 半导体器件以及其制造方法 |
CN1917155A (zh) * | 2005-08-18 | 2007-02-21 | 三星电子株式会社 | 薄膜晶体管基板及其制造 |
CN101599458A (zh) * | 2008-06-04 | 2009-12-09 | 精工爱普生株式会社 | 半导体装置的制造方法 |
CN103021820A (zh) * | 2011-09-20 | 2013-04-03 | 乐金显示有限公司 | 制造薄膜晶体管的方法和制造有机发光显示设备的方法 |
Family Cites Families (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4837180A (en) * | 1987-07-09 | 1989-06-06 | Industrial Technology Research Institute | Ladder gate LDDFET |
JP2000332242A (ja) * | 1999-05-21 | 2000-11-30 | Mitsubishi Electric Corp | 半導体装置及びその製造方法 |
US6613620B2 (en) * | 2000-07-31 | 2003-09-02 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method of manufacturing the same |
TWI222225B (en) * | 2003-07-24 | 2004-10-11 | Au Optronics Corp | Manufacturing method of low-temperature polysilicon thin-film transistor |
CN100358157C (zh) | 2003-10-28 | 2007-12-26 | 统宝光电股份有限公司 | 薄膜晶体管及其制作方法 |
KR100596444B1 (ko) * | 2003-12-31 | 2006-07-03 | 동부일렉트로닉스 주식회사 | 반도체 소자 및 그의 제조방법 |
SG115733A1 (en) * | 2004-03-12 | 2005-10-28 | Semiconductor Energy Lab | Thin film transistor, semiconductor device, and method for manufacturing the same |
CN101431056A (zh) * | 2007-11-07 | 2009-05-13 | 上海华虹Nec电子有限公司 | 半导体器件制备中源漏注入的方法 |
US8193586B2 (en) * | 2008-08-25 | 2012-06-05 | Taiwan Semiconductor Manufacturing Company, Ltd. | Sealing structure for high-K metal gate |
KR101281463B1 (ko) * | 2010-07-06 | 2013-07-03 | 엘지디스플레이 주식회사 | 박막 트랜지스터 기판 및 그를 이용한 액정표시장치 |
CN102651337A (zh) * | 2011-05-13 | 2012-08-29 | 京东方科技集团股份有限公司 | 一种多晶硅tft阵列基板的制造方法 |
US20130078801A1 (en) * | 2011-09-22 | 2013-03-28 | Shenzhen China Star Optoelectronics Technology Co.,Ltd. | Manufacture methods of double layer gate electrode and relevant thin film transistor |
CN102881657B (zh) * | 2012-09-26 | 2015-01-07 | 京东方科技集团股份有限公司 | 一种cmos晶体管及其制造方法 |
CN104064472B (zh) * | 2014-06-13 | 2017-01-25 | 京东方科技集团股份有限公司 | 薄膜晶体管及其制作方法、显示装置 |
-
2014
- 2014-06-13 CN CN201410265114.9A patent/CN104064472B/zh active Active
- 2014-09-28 WO PCT/CN2014/087629 patent/WO2015188522A1/zh active Application Filing
- 2014-09-28 US US14/443,882 patent/US9748398B2/en active Active
Patent Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN1466177A (zh) * | 2002-07-03 | 2004-01-07 | 旺宏电子股份有限公司 | 金氧半导体晶体管的制造方法 |
CN1670930A (zh) * | 2005-04-29 | 2005-09-21 | 友达光电股份有限公司 | 具有轻掺杂漏极的金属氧化物半导体的制作方法 |
CN1893117A (zh) * | 2005-06-30 | 2007-01-10 | 株式会社半导体能源研究所 | 半导体器件以及其制造方法 |
CN1917155A (zh) * | 2005-08-18 | 2007-02-21 | 三星电子株式会社 | 薄膜晶体管基板及其制造 |
CN101599458A (zh) * | 2008-06-04 | 2009-12-09 | 精工爱普生株式会社 | 半导体装置的制造方法 |
CN103021820A (zh) * | 2011-09-20 | 2013-04-03 | 乐金显示有限公司 | 制造薄膜晶体管的方法和制造有机发光显示设备的方法 |
Cited By (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2015188522A1 (zh) * | 2014-06-13 | 2015-12-17 | 京东方科技集团股份有限公司 | 薄膜晶体管及其制作方法、显示装置 |
US9748398B2 (en) | 2014-06-13 | 2017-08-29 | Boe Technology Group Co., Ltd. | Thin film transistor and manufacturing method thereof, display device |
CN104538307A (zh) * | 2014-12-19 | 2015-04-22 | 深圳市华星光电技术有限公司 | 一种用于制作多晶硅薄膜晶体管的方法 |
WO2016095308A1 (zh) * | 2014-12-19 | 2016-06-23 | 深圳市华星光电技术有限公司 | 一种用于制作多晶硅薄膜晶体管的方法 |
US9515190B2 (en) | 2014-12-19 | 2016-12-06 | Shenzhen China Star Optoelectronics Technology Co., Ltd. | Method for manufacturing polysilicon thin film transistor |
CN104538307B (zh) * | 2014-12-19 | 2018-07-06 | 深圳市华星光电技术有限公司 | 一种用于制作多晶硅薄膜晶体管的方法 |
CN105702687A (zh) * | 2016-04-13 | 2016-06-22 | 武汉华星光电技术有限公司 | Tft基板及其制作方法 |
WO2017197679A1 (zh) * | 2016-05-17 | 2017-11-23 | 武汉华星光电技术有限公司 | 一种薄膜晶体管的制作方法 |
WO2019071670A1 (zh) * | 2017-10-10 | 2019-04-18 | 武汉华星光电半导体显示技术有限公司 | N型薄膜晶体管及其制备方法、oled显示面板的制备方法 |
CN107785308A (zh) * | 2017-10-27 | 2018-03-09 | 合肥鑫晟光电科技有限公司 | 一种阵列基板的制备方法和阵列基板 |
Also Published As
Publication number | Publication date |
---|---|
US9748398B2 (en) | 2017-08-29 |
CN104064472B (zh) | 2017-01-25 |
WO2015188522A1 (zh) | 2015-12-17 |
US20160181437A1 (en) | 2016-06-23 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CN104064472A (zh) | 薄膜晶体管及其制作方法、显示装置 | |
US9391207B2 (en) | Thin film transistor, array substrate and manufacturing method thereof, and display device | |
JP6416128B2 (ja) | 薄膜トランジスターの製作方法 | |
CN103123910B (zh) | 阵列基板及其制造方法、显示装置 | |
CN107482066B (zh) | 薄膜晶体管及其制备方法、阵列基板和显示装置 | |
CN107994066B (zh) | Tft、制作方法、阵列基板、显示面板及装置 | |
CN106847703B (zh) | 低温多晶硅薄膜晶体管的制造方法和显示装置 | |
CN104022076A (zh) | 阵列基板及其制作方法、显示装置 | |
WO2015123903A1 (zh) | 一种低温多晶硅薄膜晶体管、阵列基板及其制作方法 | |
US20160254298A1 (en) | Array Substrate, Manufacturing Method Thereof, and Display Device | |
WO2014190669A1 (zh) | 一种阵列基板、制备方法以及显示装置 | |
WO2015161596A1 (zh) | 多晶硅薄膜晶体管及其制备方法、阵列基板及其制备方法、显示装置 | |
WO2016206206A1 (zh) | 薄膜晶体管及其制备方法、阵列基板、显示装置 | |
CN109920856B (zh) | 薄膜晶体管及其制造方法、阵列基板和显示装置 | |
WO2014169544A1 (zh) | 薄膜晶体管及其制备方法、阵列基板、显示装置 | |
US20140183541A1 (en) | Thin film transistor, manufacturing method thereof, array substrate and display device | |
JP2700277B2 (ja) | 薄膜トランジスタの作製方法 | |
CN104465670B (zh) | 一种阵列基板及其制作方法、显示装置 | |
US9478665B2 (en) | Thin film transistor, method of manufacturing the same, display substrate and display apparatus | |
CN107564966B (zh) | 薄膜晶体管及薄膜晶体管的制造方法、液晶显示面板 | |
WO2015010404A1 (zh) | 薄膜晶体管及其制作方法、阵列基板及显示装置 | |
US20210066504A1 (en) | Thin film transistor and manufacturing method thereof and display device | |
CN100590818C (zh) | 薄膜晶体管及其制造方法 | |
KR20120067108A (ko) | 어레이 기판 및 이의 제조방법 | |
CN114284299B (zh) | 显示面板及其制备方法、移动终端 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
C06 | Publication | ||
PB01 | Publication | ||
C10 | Entry into substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
C14 | Grant of patent or utility model | ||
GR01 | Patent grant |