Nothing Special   »   [go: up one dir, main page]

ATE493696T1 - Rücksetzschaltung sowie dazugehöriges verfahren - Google Patents

Rücksetzschaltung sowie dazugehöriges verfahren

Info

Publication number
ATE493696T1
ATE493696T1 AT02724495T AT02724495T ATE493696T1 AT E493696 T1 ATE493696 T1 AT E493696T1 AT 02724495 T AT02724495 T AT 02724495T AT 02724495 T AT02724495 T AT 02724495T AT E493696 T1 ATE493696 T1 AT E493696T1
Authority
AT
Austria
Prior art keywords
reset
clock
peripheral devices
signal
module
Prior art date
Application number
AT02724495T
Other languages
English (en)
Inventor
Rune Jensen
Original Assignee
Nxp Bv
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Nxp Bv filed Critical Nxp Bv
Application granted granted Critical
Publication of ATE493696T1 publication Critical patent/ATE493696T1/de

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F1/00Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
    • G06F1/24Resetting means

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Electronic Switches (AREA)
  • Debugging And Monitoring (AREA)
AT02724495T 2001-04-05 2002-04-05 Rücksetzschaltung sowie dazugehöriges verfahren ATE493696T1 (de)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US09/826,570 US6529053B2 (en) 2001-04-05 2001-04-05 Reset circuit and method therefor
PCT/IB2002/001096 WO2002082246A2 (en) 2001-04-05 2002-04-05 Reset circuit and method therefor

Publications (1)

Publication Number Publication Date
ATE493696T1 true ATE493696T1 (de) 2011-01-15

Family

ID=25246920

Family Applications (1)

Application Number Title Priority Date Filing Date
AT02724495T ATE493696T1 (de) 2001-04-05 2002-04-05 Rücksetzschaltung sowie dazugehöriges verfahren

Country Status (6)

Country Link
US (1) US6529053B2 (de)
EP (1) EP1379937B1 (de)
JP (1) JP4149268B2 (de)
AT (1) ATE493696T1 (de)
DE (1) DE60238750D1 (de)
WO (1) WO2002082246A2 (de)

Families Citing this family (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6611158B2 (en) * 2001-07-24 2003-08-26 Koninklijke Philips Electronics N.V. Method and system using a common reset and a slower reset clock
US7098557B2 (en) 2003-05-15 2006-08-29 Stmicroelectronics, Inc. Constant voltage discharge device
US6762632B1 (en) 2003-05-15 2004-07-13 Stmicroelectronics, Inc. Reset driver circuits and methods
US7081780B2 (en) * 2004-06-01 2006-07-25 Randall Don Briggs Reset circuitry for an integrated circuit
US8258844B2 (en) * 2006-08-03 2012-09-04 Seagate Technology Llc System-wide reset of multiple electronic devices
CN100498649C (zh) * 2007-03-28 2009-06-10 威盛电子股份有限公司 复位系统及复位方法
JP5159470B2 (ja) * 2008-06-27 2013-03-06 富士通テン株式会社 信号処理装置および信号処理方法
WO2012010926A1 (en) * 2010-07-20 2012-01-26 Freescale Semiconductor, Inc. Electronic circuit, safety critical system, and method for providing a reset signal
US9712153B1 (en) 2016-03-03 2017-07-18 Nxp Usa, Inc. Method and device for reset modification based on system state

Family Cites Families (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4967377A (en) 1981-12-10 1990-10-30 Canon Kabushiki Kaisha Control system using computers and having an initialization function
US5510740A (en) * 1993-04-21 1996-04-23 Intel Corporation Method for synchronizing clocks upon reset
US5371417A (en) * 1993-07-02 1994-12-06 Tandem Computers Incorporated Multiple frequency output clock generator system
JP3684590B2 (ja) * 1994-04-25 2005-08-17 カシオ計算機株式会社 リセット制御装置及びリセット制御方法
US5887146A (en) * 1995-08-14 1999-03-23 Data General Corporation Symmetric multiprocessing computer with non-uniform memory access architecture
DE19631066A1 (de) 1996-08-01 1998-02-05 Bosch Gmbh Robert Brennstoffeinspritzventil
US6480967B1 (en) * 1999-05-21 2002-11-12 Koninklijke Philips Electronics N.V. Multiple module processing system with reset system independent of reset characteristics of the modules

Also Published As

Publication number Publication date
WO2002082246A3 (en) 2002-12-12
US6529053B2 (en) 2003-03-04
JP2004524631A (ja) 2004-08-12
JP4149268B2 (ja) 2008-09-10
US20020145454A1 (en) 2002-10-10
DE60238750D1 (de) 2011-02-10
EP1379937B1 (de) 2010-12-29
EP1379937A2 (de) 2004-01-14
WO2002082246A2 (en) 2002-10-17

Similar Documents

Publication Publication Date Title
ATE225058T1 (de) Emulationssytem mit zeitmultiplexverbindung
NO945097D0 (no) Demultiplekserkrets, multiplekserkrets, forsinkelseslinjekrets og klokkemultiplisererkrets
IL132984A0 (en) Distributed logic analyzer for use in a hardware logic emulation system
DE69416880D1 (de) CMOS Schaltungen zur Erzeugung mehrphasiger Taktsignalen
ATE493696T1 (de) Rücksetzschaltung sowie dazugehöriges verfahren
DE69016400D1 (de) Elektronisches auslösesystem für schutzschalter mittels mikrorechner.
ATE384328T1 (de) Multimodus-synchronspeichervorrichtung und verfahren zum betrieb und testen derselben
EP0903885A3 (de) Taktrückgewinnungsschaltung
WO2002067482A3 (en) Receiver for high-speed optical signals
EP1434122A3 (de) Vorrichtung und Verfahren zur Wiederherstellung von Zurücksetz- und Taktsignalen sowie ein schnelles digitales System mit einer solche Vorrichtung.
WO2003010640A3 (en) Method and system using a common reset and a slower reset clock
EP1239627A3 (de) Schaltung zur Daten-und Taktrückgewinnung
IE780943L (en) Time base
DE50006416D1 (de) Elektronische schaltungsanordnung zur erzeugung einer sendefrequenz
DE59914524D1 (de) Schaltungsanordnung zur Erzeugung komplementärer Signale
MY129833A (en) Clock architecture for a frequency-based tester
EP0639812A3 (de) Synchronizierung asynchroner Schaltungen für überprüfungsoperationen.
DE59305021D1 (de) Schaltungsanordnung zur Erzeugung rechteckförmiger Signale
DE60103359D1 (de) Verfahren zur Anpassung von Zeitverzögerungen und Vorrichtung zur Synchronisierung von Kanälen in einem WDM System
DE60130480D1 (de) Verfahren und vorrichtung zur datenübertragung über einen tdm-bus
MY104382A (en) Signal synchronizing system.
WO2001082377A3 (de) Schaltungsanordnung
DE3779573D1 (de) Schaltung zur verarbeitung digitaler signale.
DE3677606D1 (de) Verfahren zur synchronisation auf im zeitmultiplexbetrieb ausgesendete signale und zur taktgewinnung hieraus.
AU5310798A (en) A method of generating a plurality of demultiplexed output signals from a serial data signal and a circuit for performing the method

Legal Events

Date Code Title Description
RER Ceased as to paragraph 5 lit. 3 law introducing patent treaties