Ratna et al., 2016 - Google Patents
A post-routing stage IR drop reduction technique with less routing resourcesRatna et al., 2016
- Document ID
- 14736279498834733209
- Author
- Ratna G
- Priya K
- Publication year
- Publication venue
- 2016 IEEE International Conference on Computational Intelligence and Computing Research (ICCIC)
External Links
Snippet
IR Drop turned into a significant problem due to faster switching frequencies and device density through power distribution network. In a backend design flow, Power Delivery Networks are drawn at initial stages. The Power delivery improvement techniques available …
- 238000000034 method 0 title abstract description 43
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F17/00—Digital computing or data processing equipment or methods, specially adapted for specific functions
- G06F17/50—Computer-aided design
- G06F17/5068—Physical circuit design, e.g. layout for integrated circuits or printed circuit boards
- G06F17/5081—Layout analysis, e.g. layout verification, design rule check
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F17/00—Digital computing or data processing equipment or methods, specially adapted for specific functions
- G06F17/50—Computer-aided design
- G06F17/5068—Physical circuit design, e.g. layout for integrated circuits or printed circuit boards
- G06F17/5077—Routing
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F17/00—Digital computing or data processing equipment or methods, specially adapted for specific functions
- G06F17/50—Computer-aided design
- G06F17/5068—Physical circuit design, e.g. layout for integrated circuits or printed circuit boards
- G06F17/5072—Floorplanning, e.g. partitioning, placement
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F17/00—Digital computing or data processing equipment or methods, specially adapted for specific functions
- G06F17/50—Computer-aided design
- G06F17/5009—Computer-aided design using simulation
- G06F17/5036—Computer-aided design using simulation for analog modelling, e.g. for circuits, spice programme, direct methods, relaxation methods
-
- H—ELECTRICITY
- H01—BASIC ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/528—Geometry or layout of the interconnection structure
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F2217/00—Indexing scheme relating to computer aided design [CAD]
- G06F2217/12—Design for manufacturability
-
- H—ELECTRICITY
- H01—BASIC ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F2217/00—Indexing scheme relating to computer aided design [CAD]
- G06F2217/78—Power analysis and optimization
-
- H—ELECTRICITY
- H01—BASIC ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
- H01L27/0203—Particular design considerations for integrated circuits
- H01L27/0207—Geometrical layout of the components, e.g. computer aided design; custom LSI, semi-custom LSI, standard cell technique
-
- H—ELECTRICITY
- H01—BASIC ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body
- H01L27/10—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including a plurality of individual components in a repetitive configuration
- H01L27/118—Masterslice integrated circuits
- H01L27/11803—Masterslice integrated circuits using field effect technology
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING; COUNTING
- G06F—ELECTRICAL DIGITAL DATA PROCESSING
- G06F7/00—Methods or arrangements for processing data by operating upon the order or content of the data handled
-
- H—ELECTRICITY
- H01—BASIC ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CN107066681B (en) | Integrated circuit and computer-implemented method of manufacturing an integrated circuit | |
Zhao et al. | Decoupling capacitance allocation and its application to power-supply noise-aware floorplanning | |
US10396063B2 (en) | Circuit with combined cells and method for manufacturing the same | |
US9740815B2 (en) | Electromigration-aware integrated circuit design methods and systems | |
US20170147727A1 (en) | Temperature-aware integrated circuit design methods and systems | |
TWI719090B (en) | A computer implemented system and method for modifying a layout of standard cells defining a circuit component | |
US10204894B2 (en) | Via placement within an integrated circuit | |
JP2008070924A (en) | Semiconductor integrated circuit design method, semiconductor integrated circuit design program and semiconductor integrated circuit design apparatus | |
KR20200018134A (en) | Integrated circuit including standard cell and method for manufacturing the same | |
JP4368641B2 (en) | Number and position estimation method of power supply pads, chip size estimation method and design apparatus | |
KR101698248B1 (en) | Method and layout of an integrated circuit | |
US8276110B2 (en) | Reducing voltage drops in power networks using unused spaces in integrated circuits | |
Ho et al. | Multilevel routing with antenna avoidance | |
KR102717096B1 (en) | Integrated circuit and computer-implemented method for manufacturing the same | |
Ratna et al. | A post-routing stage IR drop reduction technique with less routing resources | |
US8499268B2 (en) | Method of supporting layout design of semiconductor integrated circuit | |
US6775812B2 (en) | Layout design process and system for providing bypass capacitance and compliant density in an integrated circuit | |
Ho et al. | Multilevel routing with jumper insertion for antenna avoidance | |
Li et al. | NCTUcell: A DDA-and Delay-Aware Cell Library Generator for FinFET Structure With Implicitly Adjustable Grid Map | |
US10534889B2 (en) | Determining ECO aggressor nets during incremental extraction | |
JP2014170595A (en) | Layout design method and layout design support program | |
KR102723633B1 (en) | A computer implemented system and method for modifying a layout of standard cells defining a circuit component | |
US20170061063A1 (en) | Integrated circuit with reduced routing congestion | |
JP4824785B2 (en) | Core size estimation method, chip size estimation method and design apparatus | |
Xiong et al. | Full-chip multilevel routing for power and signal integrity |