Nothing Special   »   [go: up one dir, main page]

skip to main content
10.1145/1391469.1391677acmconferencesArticle/Chapter ViewAbstractPublication PagesdacConference Proceedingsconference-collections
research-article

Leveraging sequential equivalence checking to enable system-level to RTL flows

Published: 08 June 2008 Publication History

Abstract

It has long been the practice to create models in C or C++ for architectural studies, software prototyping and RTL verification in the design of Systems-on-Chip (SoC). It is often the case that by the end of a design project, multiple C models exist for different uses. Since a lot of time is invested in ensuring the functional correctness of these models via their use in system-level simulations, they often become "golden" functional reference models. Design teams are moving towards leveraging these system-level models to reduce the time needed for design and verification of RTL. On the design side, the use of high-level synthesis tools to synthesize RTL from C/C++ models is gaining ground for certain classes of blocks within a design. On the verification front, temporal differences at interfaces and in internal states between system-level models and RTL prevent the use of combinational equivalence checkers. This paper focuses on the use of sequential equivalence checking to verify functional equivalence between system-level models and RTL and describes the challenges and vale of using it in system-level to RTL flows.

References

[1]
Calypto Design Systems. calypto.com/products.
[2]
P. Georgelin, and V. Krishnaswamy, "Towards a C++-based design methodology facilitating sequential equivalence checking" Proceedings of DAC, 2006, pp 93--96.
[3]
D. Kroening, E. Clarke, and K. Yorav "Behavioral consistency of C and Verilog programs using bounded model checking" Proceedings of DAC, 2003, pp. 368--371.
[4]
A. Mathur, V. Krishnaswamy, Design for Verification in System-level Models and RTL, Proceedings of DAC, 2007, pp 193--198.

Cited By

View all
  • (2021)Leveraging Processor Modeling and Verification for General Hardware Modules2021 Design, Automation & Test in Europe Conference & Exhibition (DATE)10.23919/DATE51398.2021.9474194(1130-1135)Online publication date: 1-Feb-2021
  • (2016)Sequential analysis driven reset optimization to improve power, area and routabilityProceedings of the 2016 Conference on Design, Automation & Test in Europe10.5555/2971808.2971936(551-554)Online publication date: 14-Mar-2016
  • (2012)A formal equivalence checking methodology for Simulink and Register Transfer Level designs2012 International Conference on Synthesis, Modeling, Analysis and Simulation Methods and Applications to Circuit Design (SMACD)10.1109/SMACD.2012.6339457(221-224)Online publication date: Sep-2012
  • Show More Cited By

Index Terms

  1. Leveraging sequential equivalence checking to enable system-level to RTL flows

    Recommendations

    Comments

    Please enable JavaScript to view thecomments powered by Disqus.

    Information & Contributors

    Information

    Published In

    cover image ACM Conferences
    DAC '08: Proceedings of the 45th annual Design Automation Conference
    June 2008
    993 pages
    ISBN:9781605581156
    DOI:10.1145/1391469
    • General Chair:
    • Limor Fix
    Permission to make digital or hard copies of all or part of this work for personal or classroom use is granted without fee provided that copies are not made or distributed for profit or commercial advantage and that copies bear this notice and the full citation on the first page. Copyrights for components of this work owned by others than ACM must be honored. Abstracting with credit is permitted. To copy otherwise, or republish, to post on servers or to redistribute to lists, requires prior specific permission and/or a fee. Request permissions from [email protected]

    Sponsors

    Publisher

    Association for Computing Machinery

    New York, NY, United States

    Publication History

    Published: 08 June 2008

    Permissions

    Request permissions for this article.

    Check for updates

    Author Tags

    1. RTL models
    2. equivalence checking
    3. formal verification
    4. high-level synthesis
    5. system-level models

    Qualifiers

    • Research-article

    Conference

    DAC '08
    Sponsor:

    Acceptance Rates

    Overall Acceptance Rate 1,770 of 5,499 submissions, 32%

    Upcoming Conference

    DAC '25
    62nd ACM/IEEE Design Automation Conference
    June 22 - 26, 2025
    San Francisco , CA , USA

    Contributors

    Other Metrics

    Bibliometrics & Citations

    Bibliometrics

    Article Metrics

    • Downloads (Last 12 months)2
    • Downloads (Last 6 weeks)0
    Reflects downloads up to 12 Nov 2024

    Other Metrics

    Citations

    Cited By

    View all
    • (2021)Leveraging Processor Modeling and Verification for General Hardware Modules2021 Design, Automation & Test in Europe Conference & Exhibition (DATE)10.23919/DATE51398.2021.9474194(1130-1135)Online publication date: 1-Feb-2021
    • (2016)Sequential analysis driven reset optimization to improve power, area and routabilityProceedings of the 2016 Conference on Design, Automation & Test in Europe10.5555/2971808.2971936(551-554)Online publication date: 14-Mar-2016
    • (2012)A formal equivalence checking methodology for Simulink and Register Transfer Level designs2012 International Conference on Synthesis, Modeling, Analysis and Simulation Methods and Applications to Circuit Design (SMACD)10.1109/SMACD.2012.6339457(221-224)Online publication date: Sep-2012
    • (2011)A monadic approach to automated reasoning for Bluespec SystemVerilogInnovations in Systems and Software Engineering10.1007/s11334-011-0149-07:2(85-95)Online publication date: 1-Jun-2011
    • (2010)A 1 GHz Digital Channel Multiplexer for Satellite Outdoor UnitIEEE Journal of Solid-State Circuits10.1109/JSSC.2009.203180045:1(84-94)Online publication date: Jan-2010

    View Options

    Get Access

    Login options

    View options

    PDF

    View or Download as a PDF file.

    PDF

    eReader

    View online with eReader.

    eReader

    Media

    Figures

    Other

    Tables

    Share

    Share

    Share this Publication link

    Share on social media