Nothing Special   »   [go: up one dir, main page]

skip to main content
article
Free access

An evaluation system for distributed-time VHDL simulation

Published: 01 July 1994 Publication History

Abstract

Performance of VHDL simulation is a critical issue in electronic circuit design and is hard to achieve due to the complexity of the language and the different abstraction levels.
This paper presents a system for performance evaluation of distributed-time VHDL simulation based on the analysis of simulation traces. The system allows to model different architectures, interconnection topologies and simulation algorithms. The main tools are a VHDL analyzer to extract dependencies, and a trace-driven simulator to evaluate the execution time on a given architecture.

References

[1]
J. Armstrong. Chsp-Level Modehng w,th VHDL. Prentice Hall, N J, 1989.
[2]
K. Chandy and J. Misra. Asynchronous distrabuted slmulatlon viu a sequence of parallel computations. Communscatsons of the ACM, 24(11):198-206, Apr. 1981.
[3]
C. Fiduccla and R. Mattheyses. A hnear-txme heuristic for improving network partitioning. In Proc. l gth Dessgn Au. tornatson Conference, 1982.
[4]
K. Fujlmoto. Parallel discrete event sihaulatxon. Communlcations of the ACM, 33(I0):30-53, Oct. 1990.
[5]
D. Jefferson. Virtual time. ACM Transactzons on Programrnsng Languages and Systems, 7(3):404--425, July 1985.
[6]
E. Koldinger, S. Eggers, and H. Levy. On the validity of tracedriven mmulation for multiprocessors. In iSth Annual Internat2onal Sympossurn on Computer Archstecture (ISCA 18), pages 244-253, Toronto, Canada, May 1991.
[7]
Y-B. Lin and E. Lazowska. A study of time warp rollback mechamsms. ACM Transactions on Modehng and Computer Ssmulations, 1(1) 51-72, Jan. 1991
[8]
L. Soule. Parallel logac simulation: An evaluation of centralized-time and distributed-time algorithms Techmcal Report CSL-TR-92-527, Stanford University, June 1992.
[9]
L. Soule and A. Gupta. Parallel distributed-time simulation IEEE Dessgn 8~ Test, pages 32-48, Dee. 1989.
[10]
J. Willis and D Siewiorek. Optimizing VHDL compdatlon for parallel simulatmn. IEEE Deslgn 8~ Test, pages 42-53, Sept. 1992.

Recommendations

Comments

Please enable JavaScript to view thecomments powered by Disqus.

Information & Contributors

Information

Published In

cover image ACM SIGSIM Simulation Digest
ACM SIGSIM Simulation Digest  Volume 24, Issue 1
July 1994
192 pages
ISSN:0163-6103
DOI:10.1145/195291
Issue’s Table of Contents
  • cover image ACM Conferences
    PADS '94: Proceedings of the eighth workshop on Parallel and distributed simulation
    August 1994
    196 pages
    ISBN:1565550277
    DOI:10.1145/182478

Publisher

Association for Computing Machinery

New York, NY, United States

Publication History

Published: 01 July 1994
Published in SIGSIM Volume 24, Issue 1

Check for updates

Qualifiers

  • Article

Contributors

Other Metrics

Bibliometrics & Citations

Bibliometrics

Article Metrics

  • Downloads (Last 12 months)55
  • Downloads (Last 6 weeks)9
Reflects downloads up to 16 Dec 2024

Other Metrics

Citations

View Options

View options

PDF

View or Download as a PDF file.

PDF

eReader

View online with eReader.

eReader

Login options

Media

Figures

Other

Tables

Share

Share

Share this Publication link

Share on social media