Nothing Special   »   [go: up one dir, main page]

skip to main content
research-article

Clock-delayed domino for dynamic circuit design

Published: 01 August 2000 Publication History

Abstract

Clock-delayed (CD) domino is a self-timed dynamic logic family developed to provide single-rail gates with inverting or noninverting outputs. CD domino is a complete logic family and is as easy to design with as static CMOS circuits from a logic design and synthesis perspective. Design tools developed for static CMOS are used as part of a methodology for automating the design of CD domino circuits. The methodology and CD domino's characteristics are demonstrated in the design of a 32-b carry look-ahead adder. The adder was fabricated with MOSIS's 0.8-/spl mu/m CMOS process with scalable CMOS design rules that allow a 1.0-/spl mu/m drawn gate length. Measurements of the adder show a worst case addition of 2.1 ns. The CD domino adder is 1.6/spl times/ faster than a dual-rail domino adder designed with the same cell library and technology.

Cited By

View all
  • (2020)Power and delay optimization of domino Schmitt trigger configurations with enhanced hysteresis voltageAnalog Integrated Circuits and Signal Processing10.1007/s10470-019-01541-8102:1(53-61)Online publication date: 1-Jan-2020
  • (2011)A static-switching pulse domino technique for statistical power reduction of wide fan-in dynamic gatesProceedings of the 21st edition of the great lakes symposium on Great lakes symposium on VLSI10.1145/1973009.1973036(127-132)Online publication date: 2-May-2011
  • (2005)Analysis of Wave-Pipelined Domino Logic Circuit and Clocking Styles Subject to Parametric VariationsProceedings of the 6th International Symposium on Quality of Electronic Design10.1109/ISQED.2005.21(688-693)Online publication date: 21-Mar-2005
  • Show More Cited By

Recommendations

Comments

Please enable JavaScript to view thecomments powered by Disqus.

Information & Contributors

Information

Published In

cover image IEEE Transactions on Very Large Scale Integration (VLSI) Systems
IEEE Transactions on Very Large Scale Integration (VLSI) Systems  Volume 8, Issue 4
Aug. 2000
101 pages
ISSN:1063-8210
Issue’s Table of Contents

Publisher

IEEE Educational Activities Department

United States

Publication History

Published: 01 August 2000

Author Tags

  1. adder
  2. dynamic logic circuit
  3. dynamic logic clocking
  4. inverting single-rail dynamic gates
  5. self-timed circuits

Qualifiers

  • Research-article

Contributors

Other Metrics

Bibliometrics & Citations

Bibliometrics

Article Metrics

  • Downloads (Last 12 months)0
  • Downloads (Last 6 weeks)0
Reflects downloads up to 25 Nov 2024

Other Metrics

Citations

Cited By

View all
  • (2020)Power and delay optimization of domino Schmitt trigger configurations with enhanced hysteresis voltageAnalog Integrated Circuits and Signal Processing10.1007/s10470-019-01541-8102:1(53-61)Online publication date: 1-Jan-2020
  • (2011)A static-switching pulse domino technique for statistical power reduction of wide fan-in dynamic gatesProceedings of the 21st edition of the great lakes symposium on Great lakes symposium on VLSI10.1145/1973009.1973036(127-132)Online publication date: 2-May-2011
  • (2005)Analysis of Wave-Pipelined Domino Logic Circuit and Clocking Styles Subject to Parametric VariationsProceedings of the 6th International Symposium on Quality of Electronic Design10.1109/ISQED.2005.21(688-693)Online publication date: 21-Mar-2005
  • (2003)Dynamic single-rail self-timed logic structures for power efficient synchronous pipelined designsProceedings of the 13th ACM Great Lakes symposium on VLSI10.1145/764808.764875(257-260)Online publication date: 28-Apr-2003
  • (2003)A pipelined clock-delayed domino carry-lookahead adderProceedings of the 13th ACM Great Lakes symposium on VLSI10.1145/764808.764853(171-175)Online publication date: 28-Apr-2003

View Options

View options

Login options

Media

Figures

Other

Tables

Share

Share

Share this Publication link

Share on social media