Nothing Special   »   [go: up one dir, main page]

skip to main content
research-article

Asynchronous circuit synthesis with Boolean satisfiability

Published: 01 November 2006 Publication History

Abstract

Asynchronous circuits are widely used in many real time applications such as digital communication and computer systems. The design of complex asynchronous circuits is a difficult and error-prone task. An adequate synthesis method will significantly simplify the design and reduce errors. In this paper, we present a general and efficient partitioning approach to the synthesis of asynchronous circuits from general Signal Transition Graph (STG) specifications. The method partitions a large signal transition graph into smaller and manageable subgraphs which significantly reduces the complexity of asynchronous circuit synthesis. Experimental results of our partitioning approach with large number of practical industrial asynchronous circuit benchmarks are presented. They show that, compared to the existing asynchronous circuit synthesis techniques, this partitioning approach achieves many orders of magnitude of performance improvements in terms of computing time, in addition to the reduced circuit implementation area. This lends itself well to practical asynchronous circuit synthesis from general STG specifications

Cited By

View all
  • (2017)A Novel Graphical Technique for Combinational Logic Representation and OptimizationComplexity10.1155/2017/96963422017Online publication date: 31-Dec-2017
  • (2015)Asynchronous QDI Circuit Synthesis from Signal Transition ProtocolsProceedings of the IEEE/ACM International Conference on Computer-Aided Design10.5555/2840819.2840880(434-441)Online publication date: 2-Nov-2015
  • (2015)A discrete event system approach to online testing of speed independent circuitsVLSI Design10.1155/2015/6517852015(5-5)Online publication date: 1-Jan-2015
  • Show More Cited By

Recommendations

Comments

Please enable JavaScript to view thecomments powered by Disqus.

Information & Contributors

Information

Published In

cover image IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems
IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems  Volume 14, Issue 8
November 2006
132 pages

Publisher

IEEE Press

Publication History

Published: 01 November 2006

Qualifiers

  • Research-article

Contributors

Other Metrics

Bibliometrics & Citations

Bibliometrics

Article Metrics

  • Downloads (Last 12 months)0
  • Downloads (Last 6 weeks)0
Reflects downloads up to 21 Nov 2024

Other Metrics

Citations

Cited By

View all
  • (2017)A Novel Graphical Technique for Combinational Logic Representation and OptimizationComplexity10.1155/2017/96963422017Online publication date: 31-Dec-2017
  • (2015)Asynchronous QDI Circuit Synthesis from Signal Transition ProtocolsProceedings of the IEEE/ACM International Conference on Computer-Aided Design10.5555/2840819.2840880(434-441)Online publication date: 2-Nov-2015
  • (2015)A discrete event system approach to online testing of speed independent circuitsVLSI Design10.1155/2015/6517852015(5-5)Online publication date: 1-Jan-2015
  • (2014)Synthesizing Optimal Switching LatticesACM Transactions on Design Automation of Electronic Systems10.1145/266163220:1(1-14)Online publication date: 18-Nov-2014
  • (2006)GASATEvolutionary Computation10.1162/evco.2006.14.2.22314:2(223-253)Online publication date: 1-Jun-2006
  • (2004)Detecting State Encoding Conflicts in STG Unfoldings Using SATFundamenta Informaticae10.5555/2370636.237064062:2(221-241)Online publication date: 1-Apr-2004
  • (2004)Detecting State Encoding Conflicts in STG Unfoldings Using SATFundamenta Informaticae10.5555/1227045.122705062:2(221-241)Online publication date: 1-Feb-2004
  • (2003)Iterated robust tabu search for MAX-SATProceedings of the 16th Canadian society for computational studies of intelligence conference on Advances in artificial intelligence10.5555/1760335.1760351(129-144)Online publication date: 11-Jun-2003
  • (2000)A Scalable, Loadable Custom Programmable Logic Device for Solving Boolean Satisfiability ProblemsProceedings of the 2000 IEEE Symposium on Field-Programmable Custom Computing Machines10.5555/795659.795920Online publication date: 17-Apr-2000
  • (2000)A SAT Solver Using Reconfigurable Hardware and Virtual LogicJournal of Automated Reasoning10.1023/A:100631021936824:1-2(5-36)Online publication date: 1-Feb-2000
  • Show More Cited By

View Options

View options

Login options

Media

Figures

Other

Tables

Share

Share

Share this Publication link

Share on social media