Nothing Special   »   [go: up one dir, main page]

skip to main content
10.1109/VLSID.2016.24guideproceedingsArticle/Chapter ViewAbstractPublication PagesConference Proceedingsacm-pubtype
Article

An Efficient Method for Clock Skew Scheduling to Reduce Peak Current

Published: 04 January 2016 Publication History

Abstract

Concurrent switching of flip-flops and logic gates produces a current surge in synchronous circuits resulting in power supply noise and integrity issues. It is well known that peak current caused by simultaneous switching can be reduced by clock skew scheduling. It has been shown that this problem may be formulated as an integer linear programming problem. However, such formulation is computationally expensive for designs with large number of flip-flops. In this work, we propose a fast heuristic method to schedule clock skew for reducing peak current. The proposed method is evaluated on ISCAS-89, ITC99 and synthetic benchmark circuits. Results show that the proposed method finds a near-optimal solution within minutes even for the largest benchmark circuits.

Cited By

View all
  • (2021)A Reinforced Learning Solution for Clock Skew Engineering to Reduce Peak Current and IR DropProceedings of the 2021 Great Lakes Symposium on VLSI10.1145/3453688.3461754(181-187)Online publication date: 22-Jun-2021
  • (2017)Clock buffer polarity assignment under useful skew constraintsIntegration, the VLSI Journal10.1016/j.vlsi.2016.11.00757:C(52-61)Online publication date: 1-Mar-2017

Recommendations

Comments

Please enable JavaScript to view thecomments powered by Disqus.

Information & Contributors

Information

Published In

cover image Guide Proceedings
VLSID '16: Proceedings of the 2016 29th International Conference on VLSI Design and 2016 15th International Conference on Embedded Systems (VLSID)
January 2016
610 pages
ISBN:9781467387002

Publisher

IEEE Computer Society

United States

Publication History

Published: 04 January 2016

Qualifiers

  • Article

Contributors

Other Metrics

Bibliometrics & Citations

Bibliometrics

Article Metrics

  • Downloads (Last 12 months)0
  • Downloads (Last 6 weeks)0
Reflects downloads up to 13 Nov 2024

Other Metrics

Citations

Cited By

View all
  • (2021)A Reinforced Learning Solution for Clock Skew Engineering to Reduce Peak Current and IR DropProceedings of the 2021 Great Lakes Symposium on VLSI10.1145/3453688.3461754(181-187)Online publication date: 22-Jun-2021
  • (2017)Clock buffer polarity assignment under useful skew constraintsIntegration, the VLSI Journal10.1016/j.vlsi.2016.11.00757:C(52-61)Online publication date: 1-Mar-2017

View Options

View options

Get Access

Login options

Media

Figures

Other

Tables

Share

Share

Share this Publication link

Share on social media