Nothing Special   »   [go: up one dir, main page]

skip to main content
research-article

Modeling, testing, and analysis for delay defects and noise effects in deep submicron devices

Published: 01 November 2006 Publication History

Abstract

The performance of deep submicron designs can be affected by various parametric variations, manufacturing defects, noise or modeling errors that are all statistical in nature. In this paper, we propose a methodology to capture the effects of these statistical variations on circuit performance. It incorporates statistical information into timing analysis to compute the performance sensitivity of internal signals subject to a given type of defect, noise or variation sources. Next, we propose a novel path and segment selection methodology for delay testing based on the results of statistical performance sensitivity analysis. The objective of path/segment selection is to identify a small set of paths and segments such that the delay tests for the selected paths/segments guarantee the detection of performance failure. We apply the proposed path selection technique for selection of a set of paths for dynamic timing analysis considering power supply noise effects. Our experimental results demonstrate the difference in estimated circuit performance for the case when power supply noise effects are considered versus when these effects are ignored. Thus, they indicate the need for considering power supply noise effects on delays during path selection and dynamic timing analysis.

Cited By

View all
  • (2023)Dynamic Supply Noise Aware Timing Analysis With JIT Machine Learning IntegrationIEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems10.1109/TCAD.2023.334260343:5(1511-1524)Online publication date: 13-Dec-2023
  • (2012)On the optimality of K longest path generation algorithm under memory constraintsProceedings of the Conference on Design, Automation and Test in Europe10.5555/2492708.2492813(418-423)Online publication date: 12-Mar-2012
  • (2012)Robust Coupling Delay Test SetsJournal of Electronic Testing: Theory and Applications10.1007/s10836-012-5292-528:3(375-388)Online publication date: 1-Jun-2012
  • Show More Cited By
  1. Modeling, testing, and analysis for delay defects and noise effects in deep submicron devices

        Recommendations

        Comments

        Please enable JavaScript to view thecomments powered by Disqus.

        Information & Contributors

        Information

        Published In

        cover image IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems
        IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems  Volume 22, Issue 6
        November 2006
        160 pages

        Publisher

        IEEE Press

        Publication History

        Published: 01 November 2006

        Qualifiers

        • Research-article

        Contributors

        Other Metrics

        Bibliometrics & Citations

        Bibliometrics

        Article Metrics

        • Downloads (Last 12 months)0
        • Downloads (Last 6 weeks)0
        Reflects downloads up to 21 Nov 2024

        Other Metrics

        Citations

        Cited By

        View all
        • (2023)Dynamic Supply Noise Aware Timing Analysis With JIT Machine Learning IntegrationIEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems10.1109/TCAD.2023.334260343:5(1511-1524)Online publication date: 13-Dec-2023
        • (2012)On the optimality of K longest path generation algorithm under memory constraintsProceedings of the Conference on Design, Automation and Test in Europe10.5555/2492708.2492813(418-423)Online publication date: 12-Mar-2012
        • (2012)Robust Coupling Delay Test SetsJournal of Electronic Testing: Theory and Applications10.1007/s10836-012-5292-528:3(375-388)Online publication date: 1-Jun-2012
        • (2011)Post-silicon bug detection for variation induced electrical bugsProceedings of the 16th Asia and South Pacific Design Automation Conference10.5555/1950815.1950877(273-278)Online publication date: 25-Jan-2011
        • (2010)Understanding the effect of process variations on the delay of static and domino logicIEEE Transactions on Very Large Scale Integration (VLSI) Systems10.1109/TVLSI.2009.201545518:5(697-710)Online publication date: 1-May-2010
        • (2008)Synthesis of a novel timing-error detection architectureACM Transactions on Design Automation of Electronic Systems10.1145/1297666.129768013:1(1-14)Online publication date: 6-Feb-2008
        • (2007)System-on-Chip Test ArchitecturesundefinedOnline publication date: 20-Nov-2007
        • (2006)Impact of supply voltage variations on full adder delayIEEE Transactions on Very Large Scale Integration (VLSI) Systems10.1109/TVLSI.2006.88780914:12(1322-1335)Online publication date: 1-Dec-2006
        • (2006)VLSI Test Principles and ArchitecturesundefinedOnline publication date: 14-Aug-2006
        • (2005)Constraint-aware robustness insertion for optimal noise-tolerance enhancement in VLSI circuitsProceedings of the 42nd annual Design Automation Conference10.1145/1065579.1065631(190-195)Online publication date: 13-Jun-2005
        • Show More Cited By

        View Options

        View options

        Login options

        Media

        Figures

        Other

        Tables

        Share

        Share

        Share this Publication link

        Share on social media