Nothing Special   »   [go: up one dir, main page]

skip to main content
10.1109/HPCA.2013.6522304guideproceedingsArticle/Chapter ViewAbstractPublication PagesConference Proceedingsacm-pubtype
Article

Skinflint DRAM system: Minimizing DRAM chip writes for low power

Published: 23 February 2013 Publication History

Abstract

DRAMs are one of the main players of computer system energy consumption due to their large capacities and frequent accesses. Consequently, many schemes have been proposed to reduce DRAM power/energy consumption. Some of them propose new DRAM system and chip organizations, which are effective in reducing power consumption but intrusive. In contrast, we minimize DRAM write accesses at chip level with minimal modification of the conventional DRAM system organization and small addition to caches. When all data going to the same DRAM chips are not modified, the chips are not accessed. Consequently, chips are accessed selectively in our scheme while all chips are accessed simultaneously in the conventional DRAM system. Our chip-based selective DRAM write scheme is shown to reduce DRAM power and energy consumptions by 17% and 14%, respectively, on average. The overheads of our scheme are small in terms of performance, area, and energy consumption.

Cited By

View all
  • (2018)EARProceedings of the 27th International Conference on Parallel Architectures and Compilation Techniques10.1145/3243176.3243182(1-11)Online publication date: 1-Nov-2018
  • (2014)Half-DRAMProceeding of the 41st annual international symposium on Computer architecuture10.5555/2665671.2665724(349-360)Online publication date: 14-Jun-2014
  • (2014)Achieving efficient packet-based memory system by exploiting correlation of memory requestsProceedings of the conference on Design, Automation & Test in Europe10.5555/2616606.2616702(1-6)Online publication date: 24-Mar-2014
  • Show More Cited By
  1. Skinflint DRAM system: Minimizing DRAM chip writes for low power

    Recommendations

    Comments

    Please enable JavaScript to view thecomments powered by Disqus.

    Information & Contributors

    Information

    Published In

    cover image Guide Proceedings
    HPCA '13: Proceedings of the 2013 IEEE 19th International Symposium on High Performance Computer Architecture (HPCA)
    February 2013
    653 pages
    ISBN:9781467355858

    Publisher

    IEEE Computer Society

    United States

    Publication History

    Published: 23 February 2013

    Qualifiers

    • Article

    Contributors

    Other Metrics

    Bibliometrics & Citations

    Bibliometrics

    Article Metrics

    • Downloads (Last 12 months)0
    • Downloads (Last 6 weeks)0
    Reflects downloads up to 03 Nov 2024

    Other Metrics

    Citations

    Cited By

    View all
    • (2018)EARProceedings of the 27th International Conference on Parallel Architectures and Compilation Techniques10.1145/3243176.3243182(1-11)Online publication date: 1-Nov-2018
    • (2014)Half-DRAMProceeding of the 41st annual international symposium on Computer architecuture10.5555/2665671.2665724(349-360)Online publication date: 14-Jun-2014
    • (2014)Achieving efficient packet-based memory system by exploiting correlation of memory requestsProceedings of the conference on Design, Automation & Test in Europe10.5555/2616606.2616702(1-6)Online publication date: 24-Mar-2014
    • (2014)Half-DRAMACM SIGARCH Computer Architecture News10.1145/2678373.266572442:3(349-360)Online publication date: 14-Jun-2014
    • (2014)DWCProceedings of the 28th ACM international conference on Supercomputing10.1145/2597652.2597661(211-220)Online publication date: 10-Jun-2014

    View Options

    View options

    Get Access

    Login options

    Media

    Figures

    Other

    Tables

    Share

    Share

    Share this Publication link

    Share on social media