Nothing Special   »   [go: up one dir, main page]

skip to main content
10.1109/FPL.2010.94guideproceedingsArticle/Chapter ViewAbstractPublication PagesConference Proceedingsacm-pubtype
Article

Hierarchical and Multiple-Clock Domain High-Level Synthesis for Low-Power Design on FPGA

Published: 31 August 2010 Publication History

Abstract

Power optimization has become one of the most challenging design objectives of modern digital systems. Although FPGAs are more and more used, they are however still considered as power inefficient compared to standard-cell or full-custom technologies. New dedicated design approaches are thus needed to reduce this gap. In this paper, we address low-power design on FPGA through a dedicated High-Level Synthesis (HLS) flow. The proposed approach allows to slow down the clock frequency in parts of the design, decrease the complexity of the clock-network, reduce the number of long wires and perform clock-gating. The design flow has been fully implemented and allows to automatically synthesize hierarchical and synchronous multiple-clock domain architectures. The power consumption of the architectures we generate has been investigated and compared with state-of-the-art synthesis approaches. The experiments have been realized by using a Xilinx Virtex-5 device and the power measurement results show the interest of the proposed approach.

Cited By

View all
  • (2023)The Good, the Bad and the Ugly: Practices and Perspectives on Hardware Acceleration for Embedded Image ProcessingJournal of Signal Processing Systems10.1007/s11265-023-01885-595:10(1181-1201)Online publication date: 1-Oct-2023
  • (2015)Adaptive bacterial foraging driven datapath optimizationApplied Mathematics and Computation10.1016/j.amc.2015.07.042269:C(265-278)Online publication date: 15-Oct-2015

Recommendations

Comments

Please enable JavaScript to view thecomments powered by Disqus.

Information & Contributors

Information

Published In

cover image Guide Proceedings
FPL '10: Proceedings of the 2010 International Conference on Field Programmable Logic and Applications
August 2010
617 pages
ISBN:9780769541792

Publisher

IEEE Computer Society

United States

Publication History

Published: 31 August 2010

Author Tags

  1. FPGA
  2. hardware design
  3. hierarchy
  4. high-level synthesis
  5. low power
  6. multiple-clock domain

Qualifiers

  • Article

Contributors

Other Metrics

Bibliometrics & Citations

Bibliometrics

Article Metrics

  • Downloads (Last 12 months)0
  • Downloads (Last 6 weeks)0
Reflects downloads up to 28 Sep 2024

Other Metrics

Citations

Cited By

View all
  • (2023)The Good, the Bad and the Ugly: Practices and Perspectives on Hardware Acceleration for Embedded Image ProcessingJournal of Signal Processing Systems10.1007/s11265-023-01885-595:10(1181-1201)Online publication date: 1-Oct-2023
  • (2015)Adaptive bacterial foraging driven datapath optimizationApplied Mathematics and Computation10.1016/j.amc.2015.07.042269:C(265-278)Online publication date: 15-Oct-2015

View Options

View options

Media

Figures

Other

Tables

Share

Share

Share this Publication link

Share on social media