Nothing Special   »   [go: up one dir, main page]

skip to main content
10.1109/ASPDAC.2007.358102guideproceedingsArticle/Chapter ViewAbstractPublication PagesaspdacConference Proceedingsconference-collections
Article
Free access

CLIPPER: Counter-based Low Impact Processor Power Estimation at Run-time

Published: 23 January 2007 Publication History

Abstract

Numerous dynamic power management techniques have been proposed which utilize the knowledge of processor power/energy consumption at run-time. So far, no efficient method to provide run-time power/energy data has been presented. Current measurement systems draw too much power to be used in small embedded designs and existing performance counters can not provide sufficient information for run-time optimization. This paper presents a novel methodology to solve the problem of run-time power optimization by designing a processor that estimates its own power/energy consumption. Estimation is performed by the addition of small counters that tally events which consume power. This methodology has been applied to an existing processor resulting in an average power error of 2% and energy estimation error of 1.5%. The system adds little impact to the design, with only a 4.9% increase in chip area and a 3% increase in average power consumption. A case study of an application that utilizes the processor showcases the benefits the methodology enables in dynamic power optimization.

Cited By

View all
  • (2023)A Survey on Run-time Power Monitors at the EdgeACM Computing Surveys10.1145/359304455:14s(1-33)Online publication date: 18-Apr-2023
  • (2014)Power Modeling for GPU Architectures Using McPATACM Transactions on Design Automation of Electronic Systems10.1145/261175819:3(1-24)Online publication date: 23-Jun-2014
  • (2010)Runtime temperature-based power estimation for optimizing throughput of thermal-constrained multi-core processorsProceedings of the 2010 Asia and South Pacific Design Automation Conference10.5555/1899721.1899861(593-599)Online publication date: 18-Jan-2010
  • Show More Cited By

Index Terms

  1. CLIPPER: Counter-based Low Impact Processor Power Estimation at Run-time

      Recommendations

      Comments

      Please enable JavaScript to view thecomments powered by Disqus.

      Information & Contributors

      Information

      Published In

      cover image Guide Proceedings
      ASP-DAC '07: Proceedings of the 2007 Asia and South Pacific Design Automation Conference
      January 2007
      771 pages
      ISBN:1424406293

      Publisher

      IEEE Computer Society

      United States

      Publication History

      Published: 23 January 2007

      Author Tags

      1. CLIPPER
      2. counter-based low impact processor
      3. dynamic power optimization
      4. energy consumption
      5. power consumption
      6. run-time power optimization

      Qualifiers

      • Article

      Acceptance Rates

      ASP-DAC '07 Paper Acceptance Rate 131 of 408 submissions, 32%;
      Overall Acceptance Rate 466 of 1,454 submissions, 32%

      Contributors

      Other Metrics

      Bibliometrics & Citations

      Bibliometrics

      Article Metrics

      • Downloads (Last 12 months)23
      • Downloads (Last 6 weeks)15
      Reflects downloads up to 14 Nov 2024

      Other Metrics

      Citations

      Cited By

      View all
      • (2023)A Survey on Run-time Power Monitors at the EdgeACM Computing Surveys10.1145/359304455:14s(1-33)Online publication date: 18-Apr-2023
      • (2014)Power Modeling for GPU Architectures Using McPATACM Transactions on Design Automation of Electronic Systems10.1145/261175819:3(1-24)Online publication date: 23-Jun-2014
      • (2010)Runtime temperature-based power estimation for optimizing throughput of thermal-constrained multi-core processorsProceedings of the 2010 Asia and South Pacific Design Automation Conference10.5555/1899721.1899861(593-599)Online publication date: 18-Jan-2010
      • (2009)KoalaProceedings of the 4th ACM European conference on Computer systems10.1145/1519065.1519097(289-302)Online publication date: 1-Apr-2009
      • (2009)Accelerating embedded software power profiling using run-time power emulationProceedings of the 19th international conference on Integrated Circuit and System Design: power and Timing Modeling, Optimization and Simulation10.1007/978-3-642-11802-9_23(186-195)Online publication date: 9-Sep-2009
      • (2007)Accurate on-line prediction of processor and memoryenergy usage under voltage scalingProceedings of the 7th ACM & IEEE international conference on Embedded software10.1145/1289927.1289945(84-93)Online publication date: 30-Sep-2007

      View Options

      View options

      PDF

      View or Download as a PDF file.

      PDF

      eReader

      View online with eReader.

      eReader

      Get Access

      Login options

      Media

      Figures

      Other

      Tables

      Share

      Share

      Share this Publication link

      Share on social media