Nothing Special   »   [go: up one dir, main page]

skip to main content
10.1145/217474.217559acmconferencesArticle/Chapter ViewAbstractPublication PagesdacConference Proceedingsconference-collections
Article
Free access

Performance driven global routing and wiring rule generation for high speed PCBs and MCMs

Published: 01 January 1995 Publication History
First page of PDF

References

[1]
E.E. Davidson and G.A. Katopis. Package Electrical Design. In R.R. Tummala and E.J. Rymaszewski, editors, Microlectronics Semiconductor Handbook, chapter 3. Van Nostrand Reinhold, 1989.
[2]
S. W. Director, W. Maly, and A. J. Storjwas. VLSI Design for Manufacturing : Yield Enhancement. Kluwer Academic Publishers, 1990.
[3]
P. D. Franzon. Chapter 11. In D. A. Doane and P. D. Franzon, editors, Multichip Module Technologies and Alternatives: The Basics. Van Nostrand Reinhold, 1992.
[4]
R. Gupta and L. T. Pillage. OTTER: Optimal termination of transmission lines excluding radiation. In Proc. of the 31st DAC, pages 640-645, 1994.
[5]
Intel Corporation. Pentium Processor/82~30 PClset Open Design Guide, 1993.
[6]
Peter Lancaster and Kestutis Salkauskas. Curve and surface fitting : An introduction. Academic Press, 1986.
[7]
J. B. Lee, E. B. Shragowitz, and D. Poli. Bounds on net lengths for high speed PCBs. In Proc. of ICCAD, pages 73-76, 1993.
[8]
Thomas Lengauer. Combinatorial Algorithms for Integrated Circuit Layout. John Wiley and Sons, 1990.
[9]
M. D. McKay, R. J. Beckman, and W. J. Conover. A comparison of three methods for selecting values of input variables in the analysis of output from a computer code. Technometrics, 21(2):239-245, May 1979.
[10]
Sharad Mehrotra. Automated synthesis of high speed digital circuits and package-level interconnect. PhD thesis, North Carolina State University, 1994.
[11]
L. T. Pillage and R. A. Rohrer. Asymptotic Waveform Evaluation for timing analysis. IEEE Trans. on CAD, 9:pp. 352-366, 1990.
[12]
P. Raghavan and C. D. Thompson. Multiterminal global routing: A deterministic approximation. Algorithmica, 6:73-82, 1991.
[13]
S. Simovich, S. Mehrotra, P. Franzon, and M. Steer. Delay and reflection noise macromodeling for signal integrity management of PCBs and MCMs. IEEE Trans. on CPMT, 17(1):15-21, 1994.
[14]
Slobodan Simovich. A methodology for automated simulation-based electrical characterization and design of high-speed systems. PhD thesis, North Carolina State University, 1994.
[15]
M. Sriram and S. M. Kang. Phyiscal Design of Multi Chip Modules. Kluwer Academic Press, 1993.
[16]
D. Theune, R. Thiele, T. Lengauer, and A. Feldmann. HERO: Hierarchical EMC-constrained routing. In Proc. of ICCAD, pages pp. 468-472, 1992.

Cited By

View all
  • (2000)Applying placement-based synthesis for on-time system-on-a-chip designProceedings of the IEEE 2000 Custom Integrated Circuits Conference (Cat. No.00CH37044)10.1109/CICC.2000.852631(121-124)Online publication date: 2000
  • (1998)Performance driven multi-layer general area routing for PCB/MCM designsProceedings of the 35th annual Design Automation Conference10.1145/277044.277144(356-361)Online publication date: 1-May-1998
  • (1996)An AWE technique for fast printed circuit board delaysProceedings of the 33rd annual Design Automation Conference10.1145/240518.240620(539-543)Online publication date: 1-Jun-1996
  • Show More Cited By

Recommendations

Comments

Please enable JavaScript to view thecomments powered by Disqus.

Information & Contributors

Information

Published In

cover image ACM Conferences
DAC '95: Proceedings of the 32nd annual ACM/IEEE Design Automation Conference
January 1995
760 pages
ISBN:0897917251
DOI:10.1145/217474
Permission to make digital or hard copies of all or part of this work for personal or classroom use is granted without fee provided that copies are not made or distributed for profit or commercial advantage and that copies bear this notice and the full citation on the first page. Copyrights for components of this work owned by others than ACM must be honored. Abstracting with credit is permitted. To copy otherwise, or republish, to post on servers or to redistribute to lists, requires prior specific permission and/or a fee. Request permissions from [email protected]

Sponsors

Publisher

Association for Computing Machinery

New York, NY, United States

Publication History

Published: 01 January 1995

Permissions

Request permissions for this article.

Check for updates

Qualifiers

  • Article

Conference

DAC95
Sponsor:
DAC95: The 32nd Design Automation Conference
June 12 - 16, 1995
California, San Francisco, USA

Acceptance Rates

Overall Acceptance Rate 1,770 of 5,499 submissions, 32%

Upcoming Conference

DAC '25
62nd ACM/IEEE Design Automation Conference
June 22 - 26, 2025
San Francisco , CA , USA

Contributors

Other Metrics

Bibliometrics & Citations

Bibliometrics

Article Metrics

  • Downloads (Last 12 months)31
  • Downloads (Last 6 weeks)10
Reflects downloads up to 17 Nov 2024

Other Metrics

Citations

Cited By

View all
  • (2000)Applying placement-based synthesis for on-time system-on-a-chip designProceedings of the IEEE 2000 Custom Integrated Circuits Conference (Cat. No.00CH37044)10.1109/CICC.2000.852631(121-124)Online publication date: 2000
  • (1998)Performance driven multi-layer general area routing for PCB/MCM designsProceedings of the 35th annual Design Automation Conference10.1145/277044.277144(356-361)Online publication date: 1-May-1998
  • (1996)An AWE technique for fast printed circuit board delaysProceedings of the 33rd annual Design Automation Conference10.1145/240518.240620(539-543)Online publication date: 1-Jun-1996
  • (1996)An AWE technique for fast printed circuit board delays33rd Design Automation Conference Proceedings, 199610.1109/DAC.1996.545634(539-543)Online publication date: 1996
  • (1995)Constrained multivariable optimization of transmission lines with general topologiesProceedings of the 1995 IEEE/ACM international conference on Computer-aided design10.5555/224841.224871(130-137)Online publication date: 1-Dec-1995
  • (1995)Constrained multivariable optimization of transmission lines with general topologiesProceedings of IEEE International Conference on Computer Aided Design (ICCAD)10.1109/ICCAD.1995.480003(130-137)Online publication date: 1995

View Options

View options

PDF

View or Download as a PDF file.

PDF

eReader

View online with eReader.

eReader

Login options

Media

Figures

Other

Tables

Share

Share

Share this Publication link

Share on social media