Designware Non-Volatile Memory
Designware Non-Volatile Memory
Designware Non-Volatile Memory
Highlights
Overview
``
Broadest portfolio of area-optimized
reprogrammable CMOS NVM IP
``
Few to 1,000,000 write cycle
endurance
``
Standard CMOS and BCD processes
without additional masks or
processing steps
``
15+ years of data retention at 150C
``
Extended temperature range
including industrial and automotive
Grade 0 temperature ranges
``
Integrated error checking and
correction (ECC) functionality
``
Single core supply operation
``
Silicon characterized and qualified
to exceed industry standards
Target Applications
Bit count
512 kbit
1 kbit
``
Mobile
``
Automotive
``
Internet of Things
Technology (optional)
``
TSMC 250CMOS/BCD,
180CMOS/BCD, 152G, 130G,
90LP, 65LP, 55GP, 40LP
``
GlobalFoundries 180IC
``
SMIC 180G, 130G
``
IBM 9SF and 9LP, 8RF, 7HV
``
TowerJazz 180SL
``
SilTerra 180G
Embedded flash
1 Mbit
Medium Density
OTP
``
Support for 64 bit to 512 kbit
instances
AEON MTP EE
EEPROM
1 kbit
256 bit
AEON MTP
ULP
AEON FTP
TRIM
<256 bit
2 100
100 1k
1k 1M
DIN[x:0]
ADDR[n:0]
CP_EN
PROG
Key Features
``
Support for 16 kbit to 512 kbit instances
``
1,000 write cycle endurance
``
10 year data retention at 125C
``
Extended temperature range
(-40C to 125C)
``
Integrated ECC functionality
``
More than 5X the density of lower
bit-count NVM
``
Less than 40 nanoseconds access time
``
Convenient 32-bit word interface for
both program and read
READY
READ
NVM array
READ_BIAS_EN
ECC_DISABLE
Digital
controller
VDD_HV
ECC_USED
Sense amps
VDD
ECC_FAILURE
Scan Test
TM_DIGIN
TM_DIGOUT
TMR
TM[3:0]
TMS[5:0]
SCAN_IN
SCAN_TESTMODE
SCAN_OUT
VSS
DIN[31:0]
ADDR[n:0]
PROG
Charge
pump
Column logic
READ
NVM array
VDD (core)
DOUT[31:0]
Row logic
ERASE_FAILURE
ERASE
``
AEON MTP Ultra Low-Power (ULP)
ULP MTP targeted at RFID, NFC and
wireless applications
``
AEON Few-Time Programmable
(FTP) Trim area-optimized NVM for
trimming applications
PROG_FAILURE
Charge
pump
SCAN_EN
``
AEON Multiple-Time Programmable
(MTP) electrically erasable
programmable read only memory
(EEPROM) highest endurance and
reliability for data storage and EEPROM
replacement
Column logic
Row logic
``
Medium Density up to 512 kbits
of on-chip memory with flash-like
functionality for analog integrated
circuits (ICs)
DOUT[x:0]
IP_EN
SCAN_CLK
SCAN_RESET
READY
Digital
controller
VSS
Sense amps
Key Features
``
Up to 100,000 (advanced processes)
and up to 1,000,000 (high voltage and
analog/mixed signal processes) write
cycle endurance
``
Support for 128 bit to 8 kbit instances
``
Up to 10 year data retention
``
Industrial and automotive Grade 0
temperature ranges
``
Available integrated ECC functionality
``
Optimized for high endurance and
maximum reliability
``
Single core supply operation
DIN[15:0]
ADDR[n:0]
PROG
VSS
Column logic
ERASE
READ
NVM array
Bias in
Osc in
DOUT
Row logic
Charge
pump
READY
Digital
controller
VDD (core)
Sense amps
Charge
pump
Column logic
READ
NVM array
Row logic
ERASE
DOUT
READY
Digital
controller
VDD (1.8V)
Key Features
VSS
Sense amps
``
Support for 64 bit to 1 kbit instances
``
Up to 100,000 write cycle endurance
``
Peak programming current <10 A
``
10-year data retention
``
Read down to 0.9V
``
16-bit word interface for erase,
program and read
``
Single core supply operation
Key Features
Deliverables
``
Support for 64 bit to 1 kbit instances
(analog/mixed signal processes)
``
Databook
``
128 bit to 2 kbit instances (high voltage
processes)
``
Verilog behavior model
``
Up to 10,000 write cycle endurance
``
15+ years of data retention at 150C
``
Industrial and automotive Grade 0
temperature ranges
About DesignWare IP
Synopsys is a leading provider of highquality, silicon-proven IP solutions for
SoC designs. The broad DesignWare
IP portfolio includes logic libraries,
embedded memories, embedded
test, analog IP, complete interface IP
solutions consisting of controller, PHY
and next-generation verification IP,
embedded processors and subsystems.
To accelerate prototyping, software
development and integration of IP into
SoCs, Synopsys IP Accelerated initiative
offers IP prototyping kits, IP software
development kits and IP subsystems.
Synopsys extensive investment in IP
quality, comprehensive technical support
and robust IP development methodology
enables designers to reduce integration
risk and accelerate time-to-market.
For more information on DesignWare
IP, visit http://www.synopsys.com/
designware.
``
Production Test Flow document
``
Abstract LEF and timing LIB files
``
GDSII layout database
``
Split Lot Characterization report
``
Qualification report
Synopsys, Inc. 690 East Middlefield Road Mountain View, CA 94043 www.synopsys.com
2015 Synopsys, Inc. All rights reserved. Synopsys is a trademark of Synopsys, Inc. in the United States and other countries. A list of Synopsys trademarks is
available at http://www.synopsys.com/copyright.html. All other names mentioned herein are trademarks or registered trademarks of their respective owners.
05/15.RP.CS5802.