1.
|
Design implementation and test results of the RD53A, a 65 nm large scale chip for next generation pixel detectors at the HL-LHC
/ Marconi, S (Marseille, CPPM) ; Barbero, M B (Marseille, CPPM) ; Fougeron, D (Marseille, CPPM) ; Godiot, S (Marseille, CPPM) ; Menouni, M (Marseille, CPPM) ; Pangaud, P (Marseille, CPPM) ; Rozanov, A (Marseille, CPPM) ; Breugnon, P (Marseille, CPPM) ; Bomben, M (Paris U., VI-VII) ; Calderini, G (Paris U., VI-VII) et al.
The RD53A large scale pixel demonstrator chip has been developed in 65 nm CMOS technology by the RD53 collaboration, in order to face the unprecedented design requirements of the pixel 2 phase upgrades of the CMS and ATLAS experiments at CERN. This prototype chip is designed to demonstrate that a set of challenging specifications can be met, such as: high granularity (small pixels of 50×50 or 25× 100 µm2) and large pixel chip size (~2x2 cm2), high hit rate (3 GHz/cm2), high readout speed, very high radiation levels (500 Mrad - 1 Grad) and operation with serial powering. [...]
2019 - 4 p.
- Published in : 10.1109/NSSMIC.2018.8824486
In : 2018 IEEE Nuclear Science Symposium and Medical Imaging Conference (NSS/MIC 2018), Sydney, Australia, 10 - 17 Nov 2018, pp.8824486
|
|
2.
|
Development of a large pixel chip demonstrator in RD53 for ATLAS and CMS upgrades
/ Conti, Elia (CERN) ; Barbero, Marlon (Marseille, CPPM) ; Fougeron, Denis (Marseille, CPPM) ; Godiot, Stephanie (Marseille, CPPM) ; Menouni, Mohsine (Marseille, CPPM) ; Pangaud, Patrick (Marseille, CPPM) ; Rozanov, Alexandre (Marseille, CPPM) ; Breugnon, Patrick (Marseille, CPPM) ; Bomben, Marco (Paris U., VI-VII) ; Calderini, Giovanni (Paris U., VI-VII) et al.
/RD53
RD53A is a large scale 65 nm CMOS pixel demonstrator chip that has been developed by the RD53 collaboration for very high rate (3 GHz/cm$^2$) and very high radiation levels (500 Mrad, possibly 1 Grad) for ATLAS and CMS phase 2 upgrades. It features serial powering operation and design variations in the analog and digital pixel matrix for different testing purposes. [...]
SISSA, 2017 - 5 p.
- Published in : PoS TWEPP-17 (2017) 005
Fulltext: PDF; External link: PoS server
In : Topical Workshop on Electronics for Particle Physics, Santa Cruz, Ca, United States Of America, 11 - 15 Sep 2017, pp.005
|
|
3.
|
Design of analog front-ends for the RD53 demonstrator chip
/ Gaioni, L (Bergamo U. ; INFN, Pavia) ; De Canio, F (Bergamo U. ; INFN, Pavia) ; Nodari, B (Bergamo U. ; INFN, Pavia) ; Manghisoni, M (Bergamo U. ; INFN, Pavia) ; Re, V (Bergamo U. ; INFN, Pavia) ; Traversi, G (Bergamo U. ; INFN, Pavia) ; Barbero, M B (Marseille, CPPM) ; Fougeron, D (Marseille, CPPM) ; Gensolen, F (Marseille, CPPM) ; Godiot, S (Marseille, CPPM) et al.
The RD53 collaboration is developing a large scale pixel front-end chip, which will be a tool to evaluate the performance of 65 nm CMOS technology in view of its application to the readout of the innermost detector layers of ATLAS and CMS at the HL-LHC. Experimental results of the characterization of small prototypes will be discussed in the frame of the design work that is currently leading to the development of the large scale demonstrator chip RD53A to be submitted in early 2017. [...]
SISSA, 2017 - 14 p.
- Published in : PoS Vertex 2016 (2017) 036
Fulltext: PDF; External link: PoS server
In : VERTEX 2016, La Biodola, Italy, 25 - 30 Sep 2016, pp.036
|
|
4.
|
Recent progress of RD53 Collaboration towards next generation Pixel Read-Out Chip for HL-LHC
/ Demaria, N (INFN, Turin) ; Barbero, M B (Marseille, CPPM) ; Fougeron, D (Marseille, CPPM) ; Gensolen, F (Marseille, CPPM) ; Godiot, S (Marseille, CPPM) ; Menouni, M (Marseille, CPPM) ; Pangaud, P (Marseille, CPPM) ; Rozanov, A (Marseille, CPPM) ; Wang, A (Marseille, CPPM) ; Bomben, M (Paris U., VI-VII) et al.
/RD53
This paper is a review of recent progress of RD53 Collaboration. Results obtained on the study of the radiation effects on 65 nm CMOS have matured enough to define first strategies to adopt in the design of analog and digital circuits. [...]
FERMILAB-CONF-16-622-PPD.-
2016
- Published in : JINST 11 (2016) C12058
IOP Open Access article: PDF;
In : International Workshop on Semiconductor Pixel Detectors for Particles and Imaging (PIXEL2016), Sestri Levante, Italy, 5 - 9 Sep 2016, pp.C12058
|
|
5.
|
RD53 pixel chips for the ATLAS and CMS Phase-2 upgrades at HL-LHC
/ Loddo, F (INFN, Bari) ; Andreazza, A (Milan U. ; INFN, Milan) ; Arteche, F (Sao Paulo, Inst. Tech. Aeronautics) ; Barbero, M B (Marseille, CPPM) ; Barillon, P (Marseille, CPPM) ; Beccherle, R (INFN, Pisa) ; Bilei, G M (INFN, Perugia ; Perugia U.) ; Bjalas, W (CERN) ; Bonaldo, S (INFN, Padua ; Padua U.) ; Bortoletto, D (Oxford U.) et al.
The Phase-2 upgrades at the High-Luminosity LHC of ATLAS and CMS experiments at CERN will require a new tracker with readout electronics operating in extremely harsh radiation environment (1 Grad), high hit rate (3.5 GHz/cm2) and high data rate readout (5 Gb/s). The RD53 collaboration is a joint effort between the ATLAS and CMS to qualify the chosen 65 nm CMOS technology in high radiation environment and develop the pixel readout chips of both experiments. [...]
FERMILAB-PUB-24-0469-PPD.-
2024 - 5 p.
- Published in : Nucl. Instrum. Methods Phys. Res., A 1067 (2024) 169682
In : PSD13: The 13th International Conference on Position Sensitive Detectors, Oxford, United Kingdom, 3 - 9 Sep 2023, pp.169682
|
|
6.
|
|
7.
|
|
The FE-I4 Pixel Readout Integrated Circuit
/ Garcia-Sciveres, M (LBNL, Berkeley) ; Arutinov, D (Bonn U.) ; Barbero, M (Bonn U.) ; Beccherle, R (INFN, Genoa) ; Dube, S (LBNL, Berkeley) ; Elledge, D (LBNL, Berkeley) ; Fleury, J (Orsay, LAL) ; Fougeron, D (Marseille, CPPM) ; Gensolen, F (Marseille, CPPM) ; Gnani, D (LBNL, Berkeley) et al.
A new pixel readout integrated circuit denominated FE-I4 is being designed to meet the requirements of ATLAS experiment upgrades. [...]
ATL-UPGRADE-PROC-2010-001.
-
2010.
Original Communication (restricted to ATLAS) - Full text
|
|
8.
|
|
Submission of the First Full Scale Prototype Chip for Upgraded ATLAS Pixel Detector at LHC, FE-I4A
/ Barbero, M (Bonn U.) ; Arutinov, D (Bonn U.) ; Beccherle, R (INFN, Genova) ; Darbo, G (INFN, Genova) ; Dube, S (LBNL, Berkeley) ; Elledge, D (LBNL, Berkeley) ; Fleury, J (LBNL (visiting from LAL)) ; Fougeron, D (Marseille, CPPM) ; Garcia-Sciveres, M (LBNL, Berkeley) ; Gensolen, F (Marseille, CPPM) et al.
A new ATLAS pixel chip FE-I4 is being developed for use in upgraded LHC luminosity environments, including the near-term Insertable B-Layer (IBL) upgrade. [...]
ATL-UPGRADE-PROC-2010-006.
-
2010. - 6 p.
Original Communication (restricted to ATLAS) - Full text
|
|
9.
|
Results from CHIPIX-FE0, a small-scale prototype of a new generation pixel readout ASIC in 65 nm CMOS for HL-LHC
/ Pacher, Luca (INFN, Turin) ; Monteil, Ennio (INFN, Turin) ; Paternò, Andrea (INFN, Turin ; Polytech. Turin) ; Panati, Serena (INFN, Turin ; Polytech. Turin) ; Demaria, Natale (INFN, Turin) ; Rivetti, Angelo (INFN, Turin) ; Da Rocha Rolo, Manuel Dionisio (INFN, Turin) ; Dellacasa, Giulio (INFN, Turin) ; Mazza, Giovanni (INFN, Turin) ; Rotondo, Francesco (INFN, Turin) et al.
A prototype of a new-generation readout ASIC targeting High-Luminosity (HL) LHC pixel detector upgrades has been designed and fabricated as part of the Italian INFN CHIPIX65 project using a commercial 65 nm CMOS technology. This demonstrator, hereinafter referred to as CHIPIX-FE0, is composed of a matrix of 64 x 64 pixels with 50 $\mu$m x 50 $\mu$m pixel size embedding two different architectures of analog front-ends working in parallel. [...]
SISSA, 2017 - 5 p.
- Published in : PoS TWEPP-17 (2017) 024
Fulltext: PDF; External link: PoS server
In : Topical Workshop on Electronics for Particle Physics, Santa Cruz, Ca, United States Of America, 11 - 15 Sep 2017, pp.024
|
|
10.
|
A prototype of pixel readout ASIC in 65 nm CMOS technology for extreme hit rate detectors at HL-LHC
/ Paternò, Andrea (INFN, Turin ; Turin Polytechnic) ; Pacher, L (Turin U. ; INFN, Turin) ; Monteil, E (Turin U. ; INFN, Turin) ; Loddo, F (INFN, Bari) ; Demaria, N (INFN, Turin) ; Gaioni, L (INFN, Pavia ; Bergamo U., Ingengneria Dept.) ; Canio, F De (INFN, Pavia ; Pavia U.) ; Traversi, G (INFN, Pavia ; Bergamo U., Ingengneria Dept.) ; Re, V (INFN, Pavia ; Bergamo U., Ingengneria Dept.) ; Ratti, L (INFN, Pavia ; Pavia U.) et al.
This paper describes a readout ASIC prototype designed by the CHIPIX65 project, part of RD53, for a pixel detector at HL-LHC . A 64×64 matrix of $50×50μm^{2}$ pixels is realised. [...]
2017 - 12 p.
- Published in : JINST 12 (2017) C02043
In : Topical Workshop on Electronics for Particle Physics, Karlsruhe, Germany, 26 - 30 Sep 2016, pp.C02043
|
|