WO2000036634A3 - Amorphization of substrate to prevent silicide encroachment into channel region of field effect transistor - Google Patents
Amorphization of substrate to prevent silicide encroachment into channel region of field effect transistor Download PDFInfo
- Publication number
- WO2000036634A3 WO2000036634A3 PCT/US1999/026865 US9926865W WO0036634A3 WO 2000036634 A3 WO2000036634 A3 WO 2000036634A3 US 9926865 W US9926865 W US 9926865W WO 0036634 A3 WO0036634 A3 WO 0036634A3
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- substrate
- channel region
- amorphization
- field effect
- effect transistor
- Prior art date
Links
- 239000000758 substrate Substances 0.000 title abstract 3
- 238000005280 amorphization Methods 0.000 title 1
- 230000005669 field effect Effects 0.000 title 1
- 229910021332 silicide Inorganic materials 0.000 title 1
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 title 1
- 239000000463 material Substances 0.000 abstract 3
- 239000002184 metal Substances 0.000 abstract 3
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/283—Deposition of conductive or insulating materials for electrodes conducting electric current
- H01L21/285—Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation
- H01L21/28506—Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers
- H01L21/28512—Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers on semiconductor bodies comprising elements of Group IV of the Periodic Table
- H01L21/28518—Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers on semiconductor bodies comprising elements of Group IV of the Periodic Table the conductive layers comprising silicides
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/26—Bombardment with radiation
- H01L21/263—Bombardment with radiation with high-energy radiation
- H01L21/265—Bombardment with radiation with high-energy radiation producing ion implantation
- H01L21/26506—Bombardment with radiation with high-energy radiation producing ion implantation in group IV semiconductors
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Manufacturing & Machinery (AREA)
- Ceramic Engineering (AREA)
- Electrodes Of Semiconductors (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
Abstract
Priority Applications (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR1020017007390A KR20010089572A (en) | 1998-12-16 | 1999-11-12 | Amorphization of substrate to prevent silicide encroachment into channel region of field effect transistor |
AU16217/00A AU1621700A (en) | 1998-12-16 | 1999-11-12 | Amorphization of substrate to prevent silicide encroachment into channel region of field effect transistor |
JP2000588792A JP2003526198A (en) | 1998-12-16 | 1999-11-12 | Amorphization of substrate to prevent intrusion of silicide into channel region of field effect transistor |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US21255398A | 1998-12-16 | 1998-12-16 | |
US09/212,553 | 1998-12-16 |
Publications (2)
Publication Number | Publication Date |
---|---|
WO2000036634A2 WO2000036634A2 (en) | 2000-06-22 |
WO2000036634A3 true WO2000036634A3 (en) | 2002-06-27 |
Family
ID=22791505
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/US1999/026865 WO2000036634A2 (en) | 1998-12-16 | 1999-11-12 | Amorphization of substrate to prevent silicide encroachment into channel region of field effect transistor |
Country Status (4)
Country | Link |
---|---|
JP (1) | JP2003526198A (en) |
KR (1) | KR20010089572A (en) |
AU (1) | AU1621700A (en) |
WO (1) | WO2000036634A2 (en) |
Families Citing this family (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE10250611B4 (en) * | 2002-10-30 | 2006-01-26 | Advanced Micro Devices, Inc., Sunnyvale | A method for producing a metal silicide region in a semiconductor region containing doped silicon |
EP1489647A3 (en) * | 2003-06-20 | 2007-08-29 | STMicroelectronics S.A. | Method of manufacturing a silicide |
FR2856514A1 (en) | 2003-06-20 | 2004-12-24 | St Microelectronics Sa | PROCESS FOR THE SELECTIVE FORMATION OF SILICIDE ON A PLATE OF SEMICONDUCTOR MATERIAL |
KR100738066B1 (en) | 2003-12-01 | 2007-07-12 | 삼성전자주식회사 | Method of forming silicide film having excellent thermal stability, semiconductor device and semiconductor memory device comprising silicide film formed by the same, and methods of manufacturing the same |
US7105429B2 (en) | 2004-03-10 | 2006-09-12 | Freescale Semiconductor, Inc. | Method of inhibiting metal silicide encroachment in a transistor |
JP5244364B2 (en) | 2007-10-16 | 2013-07-24 | 株式会社半導体エネルギー研究所 | Semiconductor device and manufacturing method thereof |
Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS62122173A (en) * | 1985-11-20 | 1987-06-03 | Fujitsu Ltd | Semiconductor device |
JPH05136398A (en) * | 1991-11-15 | 1993-06-01 | Toshiba Corp | Manufacture of semiconductor device |
US5691212A (en) * | 1996-09-27 | 1997-11-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | MOS device structure and integration method |
US5710450A (en) * | 1994-12-23 | 1998-01-20 | Intel Corporation | Transistor with ultra shallow tip and method of fabrication |
US5766997A (en) * | 1909-11-30 | 1998-06-16 | Nkk Corporation | Method of forming floating gate type non-volatile semiconductor memory device having silicided source and drain regions |
US5807770A (en) * | 1995-03-13 | 1998-09-15 | Nec Corporation | Fabrication method of semiconductor device containing semiconductor active film |
US5899720A (en) * | 1994-12-28 | 1999-05-04 | Nec Corporation | Process of fabricating salicide structure from high-purity reproducible cobalt layer without sacrifice of leakage current and breakdown voltage of P-N junction |
US6010936A (en) * | 1996-11-27 | 2000-01-04 | Lg Semicon Co., Ltd. | Semiconductor device fabrication method |
-
1999
- 1999-11-12 KR KR1020017007390A patent/KR20010089572A/en not_active Application Discontinuation
- 1999-11-12 WO PCT/US1999/026865 patent/WO2000036634A2/en not_active Application Discontinuation
- 1999-11-12 JP JP2000588792A patent/JP2003526198A/en active Pending
- 1999-11-12 AU AU16217/00A patent/AU1621700A/en not_active Abandoned
Patent Citations (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5766997A (en) * | 1909-11-30 | 1998-06-16 | Nkk Corporation | Method of forming floating gate type non-volatile semiconductor memory device having silicided source and drain regions |
JPS62122173A (en) * | 1985-11-20 | 1987-06-03 | Fujitsu Ltd | Semiconductor device |
JPH05136398A (en) * | 1991-11-15 | 1993-06-01 | Toshiba Corp | Manufacture of semiconductor device |
US5710450A (en) * | 1994-12-23 | 1998-01-20 | Intel Corporation | Transistor with ultra shallow tip and method of fabrication |
US5899720A (en) * | 1994-12-28 | 1999-05-04 | Nec Corporation | Process of fabricating salicide structure from high-purity reproducible cobalt layer without sacrifice of leakage current and breakdown voltage of P-N junction |
US5807770A (en) * | 1995-03-13 | 1998-09-15 | Nec Corporation | Fabrication method of semiconductor device containing semiconductor active film |
US5691212A (en) * | 1996-09-27 | 1997-11-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | MOS device structure and integration method |
US6010936A (en) * | 1996-11-27 | 2000-01-04 | Lg Semicon Co., Ltd. | Semiconductor device fabrication method |
Also Published As
Publication number | Publication date |
---|---|
WO2000036634A2 (en) | 2000-06-22 |
AU1621700A (en) | 2000-07-03 |
JP2003526198A (en) | 2003-09-02 |
KR20010089572A (en) | 2001-10-06 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
SG111054A1 (en) | Self-aligned silicide process for silicon sidewall source and drain contacts and structure formed thereby | |
WO2001065608A3 (en) | Trench gate dmos field-effect transistor and method of making the same | |
WO2001050535A3 (en) | Field effect transistor structure with partially isolated source/drain junctions and methods of making same | |
TW200507020A (en) | Multiple-gate transistors formed on bulk substrates | |
TW328615B (en) | MOSFET device and method of controlling dopant diffusion and metal contamination in thin polycide gate conductor | |
AU2001287877A1 (en) | Process for the fabrication of mosfet devices depletion, silicided source and drain junctions | |
TW368731B (en) | Manufacturing method for self-aligned local-interconnect and contact | |
AU2746899A (en) | Nitride semiconductor device | |
GB2348318B (en) | Metal insulator semiconductor field-effect transistor and manufacturing method thereof | |
WO2003026019A1 (en) | Semiconductor device and production method therefor | |
AU7828898A (en) | Lateral diffused mos transistor with trench source contact | |
AU4956299A (en) | Ulsi mos with high dielectric constant gate insulator | |
WO2005094534A3 (en) | A semiconductor device having a silicided gate electrode and method of manufacture therefor | |
WO2004040655A3 (en) | Semiconductor component and method of manufacture | |
WO2000030182A3 (en) | Offset drain fermi-threshold field effect transistors | |
EP0827202A3 (en) | Semiconductor device including protection means and method of fabricating the same | |
AU2003304708A1 (en) | Self-aligned trench mos junctions field-effect transistor for high-frequency applications | |
EP1531651A3 (en) | Heating device | |
KR0135024B1 (en) | Fabrication method of self-aligned t-gare gaas metal semiconductor field effect transistor | |
TW333671B (en) | The semiconductor device and its producing method | |
EP2034518A3 (en) | Electronic devices comprising HV transistors and LV transistors, with salicided junctions | |
WO2000036634A3 (en) | Amorphization of substrate to prevent silicide encroachment into channel region of field effect transistor | |
WO1998049732A3 (en) | Lateral mos transistor device | |
AU2001284817A1 (en) | Metal sulfide-oxide semiconductor transistor devices | |
EP0880183A3 (en) | LDMOS power device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
ENP | Entry into the national phase |
Ref country code: AU Ref document number: 2000 16217 Kind code of ref document: A Format of ref document f/p: F |
|
AK | Designated states |
Kind code of ref document: A2 Designated state(s): AE AL AM AT AU AZ BA BB BG BR BY CA CH CN CR CU CZ DE DK DM EE ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX NO NZ PL PT RO RU SD SE SG SI SK SL TJ TM TR TT TZ UA UG US UZ VN YU ZA ZW |
|
AL | Designated countries for regional patents |
Kind code of ref document: A2 Designated state(s): GH GM KE LS MW SD SL SZ TZ UG ZW AM AZ BY KG KZ MD RU TJ TM AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE BF BJ CF CG CI CM GA GN GW ML MR NE SN TD TG |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
DFPE | Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101) | ||
WWE | Wipo information: entry into national phase |
Ref document number: 1020017007390 Country of ref document: KR |
|
ENP | Entry into the national phase |
Ref country code: JP Ref document number: 2000 588792 Kind code of ref document: A Format of ref document f/p: F |
|
WWP | Wipo information: published in national office |
Ref document number: 1020017007390 Country of ref document: KR |
|
REG | Reference to national code |
Ref country code: DE Ref legal event code: 8642 |
|
122 | Ep: pct application non-entry in european phase | ||
AK | Designated states |
Kind code of ref document: A3 Designated state(s): AE AL AM AT AU AZ BA BB BG BR BY CA CH CN CR CU CZ DE DK DM EE ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX NO NZ PL PT RO RU SD SE SG SI SK SL TJ TM TR TT TZ UA UG US UZ VN YU ZA ZW |
|
AL | Designated countries for regional patents |
Kind code of ref document: A3 Designated state(s): GH GM KE LS MW SD SL SZ TZ UG ZW AM AZ BY KG KZ MD RU TJ TM AT BE CH CY DE DK ES FI FR GB GR IE IT LU MC NL PT SE BF BJ CF CG CI CM GA GN GW ML MR NE SN TD TG |
|
WWR | Wipo information: refused in national office |
Ref document number: 1020017007390 Country of ref document: KR |