US7692458B1 - Wide dynamic range charge pump - Google Patents
Wide dynamic range charge pump Download PDFInfo
- Publication number
- US7692458B1 US7692458B1 US12/249,915 US24991508A US7692458B1 US 7692458 B1 US7692458 B1 US 7692458B1 US 24991508 A US24991508 A US 24991508A US 7692458 B1 US7692458 B1 US 7692458B1
- Authority
- US
- United States
- Prior art keywords
- output
- ibp
- pfd
- phd
- charge pump
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active, expires
Links
- 239000003990 capacitor Substances 0.000 claims abstract description 16
- 101001012092 Mus musculus Epsin-1 Proteins 0.000 claims description 21
- 101001012096 Mus musculus Epsin-2 Proteins 0.000 claims description 20
- 238000000034 method Methods 0.000 claims description 15
- 230000003247 decreasing effect Effects 0.000 claims description 9
- 238000010586 diagram Methods 0.000 description 8
- 239000000872 buffer Substances 0.000 description 5
- 230000007423 decrease Effects 0.000 description 3
- 238000012935 Averaging Methods 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 238000005086 pumping Methods 0.000 description 1
- 238000009738 saturating Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/085—Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal
- H03L7/089—Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal the phase or frequency detector generating up-down pulses
- H03L7/0891—Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal the phase or frequency detector generating up-down pulses the up-down pulses controlling source and sink current generators, e.g. a charge pump
- H03L7/0895—Details of the current generators
- H03L7/0896—Details of the current generators the current generators being controlled by differential up-down pulses
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/085—Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal
- H03L7/089—Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal the phase or frequency detector generating up-down pulses
- H03L7/0891—Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal the phase or frequency detector generating up-down pulses the up-down pulses controlling source and sink current generators, e.g. a charge pump
- H03L7/0893—Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal the phase or frequency detector generating up-down pulses the up-down pulses controlling source and sink current generators, e.g. a charge pump the up-down pulses controlling at least two source current generators or at least two sink current generators connected to different points in the loop
Definitions
- This invention generally relates to phase-locked loop (PLL) circuitry and, more particularly, to a wide dynamic range charge pump for use in a PLL.
- PLL phase-locked loop
- FIG. 1 is a schematic diagram of a conventional charge pump and loop filter (prior art).
- the charge pump 100 and loop filter 102 are interposed between a phase detector (PHD) or phase/frequency detector (PFD) 104 and a voltage controlled oscillator (VCO), not shown.
- PLD phase detector
- PFD phase/frequency detector
- VCO voltage controlled oscillator
- the common mode feedback (CMF) circuitry is not depicted.
- the advantage of this circuit is its simplicity. In less critical applications, such as those in which there is no restriction on the maximum loop bandwidth and/or jitter transfer peaking, the circuit is easily implemented.
- the disadvantage is that the circuit does not permit the independent adjustment of loop bandwidth and jitter transfer peaking. That is, the loop bandwidth and the jitter transfer peaking can not be optimized independently.
- FIG. 2 is a schematic diagram of a charge pump and loop filter that circumvents the problems associated with the circuit of FIG. 1 (prior art). Since there are 2 separate current outputs (I a , and I b ), the jitter transfer peaking and the loop bandwidth can be adjusted independently. The current, I a , controls the jitter transfer peaking only, and the current, I b , controls the loop bandwidth as well as the peaking. However, after the loop bandwidth is set, the peaking can be re-adjusted by I a without changing the set bandwidth.
- the unity gain buffer is an operational amplifier (op amp) in the voltage-follower configuration. There is really no better unity gain alternative. In the latest technologies, supply voltages are as low as 1.2V. The output of the op amp needs to swing as large as its input, and still maintain a high enough open loop gain so that the close loop gain will be no less than 0.85 worst-case (a reasonable design target). These requirements restrict the driving capability of the output stage. When I b must be larger than the op amp can drive, the loop bandwidth can no longer be controlled properly.
- a charge pump and loop filter are presented that address the issues associated with the circuit in FIG. 2 .
- the present invention circuit provides greater symmetric and wider dynamic range than the circuit of FIG. 2 .
- the present invention circuit also has an increased loop bandwidth adjustment range.
- a method for controlling current in a wide dynamic range charge pump in a phase-locked loop (PLL) circuit.
- the method provides a PLL including a phase/frequency detector, a charge pump, and a voltage controlled oscillator (VCO).
- the charge pump includes a first, second, and third set of current sources. Each set includes a top source connected to a first reference voltage and a top signal input, and an output to supply current responsive to a top signal.
- Each set also includes a bottom source connected to the top source output and a bottom signal input, and an output connected to a second reference voltage, different than the first reference voltage, to supply current in response to a bottom signal.
- the charge pump further includes a first capacitor having an input connected to the first set top source output, and an output connected to the second reference voltage.
- a first operational amplifier (op amp) has an input connected to the first set top source output, and an output connected to the second set top source output and to a voltage controlled oscillator (VCO) input through a first, resistor.
- the first resistor has a first end connected to the first op amp output and a second end connected to the third set top source output.
- a second capacitor has an input connected to the first resistor second end, and an output connected to the second reference voltage.
- the method receives a phase detector/phase-frequency detector (PHD/PFD) first output as the top signal and a PHD/PFD second output as the bottom signal input.
- a first current (Iap) is supplied from the top source output responsive to the difference between the top and bottom signal inputs.
- the PHD/PFD first output is received as the bottom signal and the PHD/PFD second output as the top signal input.
- a second current (Ibp 2 ) is supplied from the top source output responsive to the difference between the top and bottom signal inputs.
- the PHD/PFD first output is received as the top signal and the PHD/PFD second output as the bottom signal input, and a third current (Ibp 1 ) is supplied from the top source output response to the difference between the top and bottom signal inputs.
- FIG. 1 is a schematic diagram of a conventional charge pump and loop filter (prior art).
- FIG. 2 is a schematic diagram of a charge pump and loop filter that circumvents the problems associated with the circuit of FIG. 1 (prior art).
- FIG. 3 is a schematic diagram of a wide dynamic range charge pump.
- FIG. 4 is a schematic diagram of a wide dynamic range charge pump enabled with differential output voltages.
- FIG. 5 is a flowchart illustrating a method for controlling current in a wide dynamic range charge pump, in a PLL circuit.
- FIG. 3 is a schematic diagram of a wide dynamic range charge pump.
- the charge pump 300 may also be referred to as a combination charge pump and loop filter.
- the charge pump 300 comprises a first set of current sources 302 a , a second set of current sources 302 b , and a third set of current sources 302 c .
- Many current source designs are well known in the art that would be suitable to enable the charge pump 300 .
- Each set 302 comprises a top source 304 connected to a first reference voltage on line 306 and a top signal input on line 308 , and an output on line 310 to supply current responsive to a top signal.
- Each set also includes a bottom source 312 connected to the top source output on line 310 and a bottom signal input on line 314 , and an output on line 316 connected to a second reference voltage, different than the first reference voltage, to supply current in response to a bottom signal.
- the first reference voltage may be a positive DC voltage and the second reference voltage may be ground.
- a first capacitor 318 has an input connected to the first set top source output on line 310 a , and an output connected to the second reference voltage on line 316 .
- a first operational amplifier (op amp) 320 has an input connected to the first set top source output on line 310 a , and an output connected to the second set top source output on line 310 b .
- the first op amp 320 is a unity-gain op amp (unity gain buffer).
- a first resistor 322 has a first end connected to the first op amp output on line 310 b and a second end connected to the third set top source output on line 310 c .
- a second capacitor 324 having an input connected to the first resistor second end on line 310 c , and an output connected to the second reference voltage on line 316 .
- the first set 302 a receives a phase detector/phase-frequency detector (PHD/PFD) first output as the top signal on line 308 a and a PHD/PFD second output as the bottom signal input 314 a , to supply a first current (Iap) from the top source output on line 310 a in response to the difference between the top and bottom signal inputs.
- PHD/PFD 325 can be a Hogge, Bang Bang, or any type of phase or frequency detector known in the art.
- the second set 302 b receives the PHD/PFD first output as the bottom signal on line 314 b and the PHD/PFD second output as the top signal input on line 308 b , to supply a second current (Ibp 2 ) from the top source output on line 310 b in response to the difference between the top and bottom signal inputs.
- the third set 302 c receives the PHD/PFD first output as the top signal on line 308 c and the PHD/PFD second output as the bottom signal input on line 314 c , to supply a third current (Ibp 1 ) from the top source output on line 310 c (Vout) in response to the difference between the top and bottom signal inputs.
- the first set 302 a supplies a first average value of Iap on line 310 a .
- the second set 302 b and third set 302 c supply currents Ibp 2 and Ibp 1 , respectively, each having a second average value greater than the first average value.
- the average value sum of Ibp 1 and Ibp 2 is approximately zero. Further, the sum of the Ibp 1 and Ibp 2 instantaneous values at any particular time is approximately zero.
- Vout on line 310 c may be connected to a VCO, with the VCO, PHD/PFD 325 , and charge pump 300 being components in a PLL.
- FIG. 4 is a schematic diagram of a wide dynamic range charge pump enabled with differential output voltages.
- the charge pump 400 of FIG. 4 includes all the components of FIG. 3 .
- differential charge pump 400 comprises a fourth set of current sources 302 d , a fifth set of current sources 302 e , and sixth set of current sources 302 f .
- Each current set is defined as above in the explanation of the charge pump of FIG. 3 , with a top source 304 and a bottom source 312 .
- a third capacitor 400 has an input connected to the fourth set top source output on line 310 d , and an output connected to the second reference voltage on line 316 .
- a second op amp 402 has an input connected to the fourth set top source output on line 310 d , and an output connected to the fifth set top source output on line 310 e .
- the second op amp 402 is a unity-gain op amp.
- a second resistor 404 has a first end connected to the second op amp output on line 310 e and a second end connected to the sixth set top source output on line 310 f .
- a fourth capacitor 406 has an input connected to the second resistor second end on line 310 f , and an output connected to the second reference voltage on line 316 .
- the fourth set 302 d receives a PHD/PFD first differential output (Un) as the top signal on line 308 d and a PHD/PFD second differential output as the bottom signal input on line 314 d , to supply a fourth current (Ian) from the top source output on line 310 d in response to the difference between the top and bottom signal inputs.
- the PHD/PFD first differential output signal Un on line 308 d is a differential signal with respect to the PHD/PFD first output signal (Up) on line 308 a .
- the PHD/PFD second differential output signal Dn on line 314 d is a differential signal with respect to the PHD/PFD second output signal (Dp) on line 314 a.
- the fifth set 302 e receives the PHD/PFD first differential output as the bottom signal on line 314 e and the PHD/PFD second differential output as the top signal input on line 308 e , to supply a fifth current (Ibn 2 ) from the top source output on line 310 e in response to the difference between the top and bottom signal inputs.
- the sixth set 302 f receives the PHD/PFD first differential output as the top signal on line 308 f and the PHD/PFD second differential output as the bottom signal input on line 314 f , to supply a sixth current (Ibn 1 ) from the top source output in response to the difference between the top and bottom signal inputs.
- the fourth set 302 d supplies an average value of Ian.
- the fifth set 302 e and the sixth set 302 f supply currents Ibn 2 and Ibn 1 , respectively, each an average value greater than the first average value.
- the average value sum of Ibn 1 and Ibn 2 is approximately zero.
- the sum of the Ibn 1 and Ibn 2 instantaneous values at any particular time is approximately zero. That is, the Ibn 1 and Ibn 2 currents will always have the same (opposite) magnitude.
- Vout P on line 310 c and Vout N on line 310 f may be connected to a VCO with differential inputs, with the VCO, PHD/PFD 325 , and charge pump 400 being components in a PLL.
- Ibp 1 Assuming that the Up output of the PHD/PFD 325 is wider than the Dp output, more Ibp 1 is generated in average, pumping into resistor 322 on line 310 c . Since Ibp 2 is generated the same way as Ibp 1 but in the opposite direction, Ibp 1 flows through first resistor 322 and sinks through Ibp 2 , without going into the first op amp 320 . Therefore, op amp 320 need not sink this current.
- Ibn 1 Ibp 1 .
- Ibn 1 is flowing away from second resistor 404
- Ibp 1 is flowing into resistor 322 . Since the charge pump current source control inputs are switched, Ibn 2 is out of phase with Ibn 1 at any instant, but is of the same absolute magnitude. As Ibn 1 flows out of resistor 404 , Ibn 2 flows into it. Thus, there is no need for op amp 402 to provide current.
- Ibn 1 has the same magnitude and the same current flow direction as Ibp 2 , its phase may differ from Ibp 2 , depending on the type of phase detector used.
- the instantaneous phases of Ibp 1 and Ibp 2 are exactly 180° different, so that they have opposite current flow directions at all times. Equivalently, the instantaneous phases of Ibn 1 and Ibn 2 are 180° different at any instant.
- the op amp output drive is effectively increased only in instances when its load demands (or pumps) more current.
- the op amps behave more like an ideal buffer (voltage source output). Since the op amps are no longer a limiting factor in the charge pump design, Ib can be set to the values that are beyond the op amp output's internal bias current level. Therefore, the loop bandwidth can be adjusted as far as it is practical without the risk of saturating the unity gain buffer.
- the PHD (PFD or any other detector) outputs are at the same level going into the current sources.
- the voltage averaging occurs at the output of the current sources.
- the PHD/PFD outputs continuously turn on and off the current sources they are driving, causing an average voltage build up across the capacitances at the outputs of current sources in the process. This average voltage build up is proportional to the phase difference between PHD inputs.
- each set of current sources can generate different values of currents from the same PHD (or PFD) output.
- the current (Ia) is typically much smaller than the currents (Ib 1 ) and (Ib 2 ), and the currents (Ib 1 ) and (Ib 2 ) are typically of the same magnitude, but opposite in direction.
- FIG. 5 is a flowchart illustrating a method for controlling current in a wide dynamic range charge pump, in a PLL circuit. Although the method is depicted as a sequence of numbered steps for clarity, the numbering does not necessarily dictate the order of the steps. It should be understood that some of these steps may be skipped, performed in parallel, or performed without the requirement of maintaining a strict order of sequence.
- the method starts at Step 500 .
- Step 502 provides a PLL including a phase/frequency detector, a charge pump, and a voltage controlled oscillator (VCO).
- the charge pump includes a first, second, and third set of current sources. Each set includes a top source connected to a first reference voltage and a top signal input, and an output to supply current responsive to a top signal. Each set also includes a bottom source connected to the top source output and a bottom signal input, and an output connected to a second reference voltage, different than the first reference voltage, to supply current in response to a bottom signal.
- the charge pump further includes a first capacitor having an input connected to the first set top source output, and an output connected to the second reference voltage.
- a first operational amplifier has an input connected to the first set top source output, and an output connected to the second set top source output and to a voltage controlled oscillator (VCO) input.
- a first resistor has a first end connected to the first op amp output and a second end connected to the third set top source output.
- a second capacitor has an input connected to the first resistor second end, and an output connected to the second reference voltage.
- Step 504 the first set receives a phase detector/phase-frequency detector (PHD/PFD) first output as the top signal and a PHD/PFD second output as the bottom signal input.
- Step 506 supplies a first current (Iap) from the top source output responsive to the difference between the top and bottom signal inputs.
- the second set receives the PHD/PFD first output as the bottom signal and the PHD/PFD second output as the top signal input.
- Step 510 supplies a second current (Ibp 2 ) from the top source output responsive to the difference between the top and bottom signal inputs.
- the third set receives the PHD/PFD first output as the top signal and the PHD/PFD second output as the bottom signal input.
- Step 514 supplies a third current (Ibp 1 ) from the top source output response to the difference between the top and bottom signal inputs.
- Step 516 decreases PLL jitter transfer peaking in response to decreasing
- Step 518 increases the PLL bandwidth in response to increasing
- Step 520 decreases PLL jitter transfer peaking in response to increasing
- a wide dynamic range charge pump has been provided. Particular circuit components and signals have been used to illustrate the invention. However, the invention is not necessarily limited to these exampled. Other variations and embodiments of the invention will occur to those skilled in the art.
Landscapes
- Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
Abstract
Description
Claims (17)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/249,915 US7692458B1 (en) | 2008-10-11 | 2008-10-11 | Wide dynamic range charge pump |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/249,915 US7692458B1 (en) | 2008-10-11 | 2008-10-11 | Wide dynamic range charge pump |
Publications (2)
Publication Number | Publication Date |
---|---|
US7692458B1 true US7692458B1 (en) | 2010-04-06 |
US20100090734A1 US20100090734A1 (en) | 2010-04-15 |
Family
ID=42061315
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/249,915 Active 2028-12-17 US7692458B1 (en) | 2008-10-11 | 2008-10-11 | Wide dynamic range charge pump |
Country Status (1)
Country | Link |
---|---|
US (1) | US7692458B1 (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20110115535A1 (en) * | 2009-11-19 | 2011-05-19 | Electronics And Telecommunications Research Institute | Loop filter and phase locked loop including the same |
US9496880B1 (en) * | 2015-08-14 | 2016-11-15 | Qualcomm Incorporated | Fully differential charge pump with switched-capacitor common-mode feedback |
CN108075772A (en) * | 2016-11-18 | 2018-05-25 | 意法半导体国际有限公司 | Phase locked loop with decoupled integral and proportional paths |
Families Citing this family (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP5121905B2 (en) * | 2010-09-13 | 2013-01-16 | 株式会社東芝 | Phase synchronization circuit and radio receiver |
US8368443B1 (en) * | 2012-01-17 | 2013-02-05 | Himax Technologies Limited | Differential charge pump circuit |
US8704568B1 (en) * | 2012-09-28 | 2014-04-22 | Analog Devices, Inc. | Sub-gate delay adjustment using digital locked-loop |
Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20040012425A1 (en) * | 2002-07-17 | 2004-01-22 | Wei-Chan Hsu | Charge-pump phase-locked loop circuit with charge calibration |
US20050052220A1 (en) * | 2003-09-08 | 2005-03-10 | Burgener Mark L. | Low noise charge pump method and apparatus |
US7082177B2 (en) * | 2001-11-28 | 2006-07-25 | Agere Systems Inc. | Methods and devices for improving the switching times of PLLs |
US7120217B2 (en) * | 2000-10-10 | 2006-10-10 | Atmel Germany Gmbh | Phase-locked loop circuit |
US7158600B2 (en) * | 2002-04-04 | 2007-01-02 | Texas Instruments Incorporated | Charge pump phase locked loop |
-
2008
- 2008-10-11 US US12/249,915 patent/US7692458B1/en active Active
Patent Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7120217B2 (en) * | 2000-10-10 | 2006-10-10 | Atmel Germany Gmbh | Phase-locked loop circuit |
US7082177B2 (en) * | 2001-11-28 | 2006-07-25 | Agere Systems Inc. | Methods and devices for improving the switching times of PLLs |
US7158600B2 (en) * | 2002-04-04 | 2007-01-02 | Texas Instruments Incorporated | Charge pump phase locked loop |
US20040012425A1 (en) * | 2002-07-17 | 2004-01-22 | Wei-Chan Hsu | Charge-pump phase-locked loop circuit with charge calibration |
US20050052220A1 (en) * | 2003-09-08 | 2005-03-10 | Burgener Mark L. | Low noise charge pump method and apparatus |
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20110115535A1 (en) * | 2009-11-19 | 2011-05-19 | Electronics And Telecommunications Research Institute | Loop filter and phase locked loop including the same |
US8258832B2 (en) * | 2009-11-19 | 2012-09-04 | Electronics And Telecommunications Research Institute | Loop filter and phase locked loop including the same |
US9496880B1 (en) * | 2015-08-14 | 2016-11-15 | Qualcomm Incorporated | Fully differential charge pump with switched-capacitor common-mode feedback |
CN108075772A (en) * | 2016-11-18 | 2018-05-25 | 意法半导体国际有限公司 | Phase locked loop with decoupled integral and proportional paths |
US10027333B2 (en) * | 2016-11-18 | 2018-07-17 | Stmicroelectronics International N.V. | Phase locked loops having decoupled integral and proportional paths |
Also Published As
Publication number | Publication date |
---|---|
US20100090734A1 (en) | 2010-04-15 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7692458B1 (en) | Wide dynamic range charge pump | |
US8542043B2 (en) | High speed DLL offset cancellation | |
EP3556018B1 (en) | Differential pll with charge pump chopping | |
US8063678B2 (en) | Charge pump for phase locked loop | |
US7339438B2 (en) | Phase and delay locked loops and semiconductor memory device having the same | |
US8207795B2 (en) | Delay cell of ring oscillator and associated method | |
US6903585B2 (en) | Pulse width modulated common mode feedback loop and method for differential charge pump | |
US6825730B1 (en) | High-performance low-noise charge-pump for voltage controlled oscillator applications | |
US7492197B2 (en) | Charge pump circuit with regulated current output | |
US9570975B2 (en) | Method and apparatus for charge leakage compensation for charge pump with leaky capacitive load | |
TWI419451B (en) | Charge pump circuit | |
US20020175722A1 (en) | Clock generator for generating internal clock signal synchronized with reference clock signal | |
US10911053B2 (en) | Phase locked loop design with reduced VCO gain | |
WO2008151435A1 (en) | Bias generator providing for low power, self-biased delay element and delay line | |
US8963594B2 (en) | Phase-locked loop circuit | |
US8040167B1 (en) | Method and apparatus for charge leakage compensation for charge pump | |
CN1983817A (en) | Electric charge pump, phase-locking loop, method of regulating controlling current in electric charge pump and method of generating output signal | |
US8248121B2 (en) | Phase lock loop and control method thereof | |
US7439783B2 (en) | Phase-locked loop systems and methods | |
US20060119404A1 (en) | Phase locked loop circuit | |
US8368443B1 (en) | Differential charge pump circuit | |
JP4480547B2 (en) | Charge pump circuit | |
CN100353670C (en) | differential electric charge pump | |
US6861898B2 (en) | Loop filter and method for adjusting a compensating current of the same | |
WO2016042911A1 (en) | Phase locked loop pll (pllphase locked loop) circuit and semiconductor device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: APPLIED MICRO CIRCUITS CORPORATION,CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:EKER, MEHMET;REEL/FRAME:021670/0950 Effective date: 20081010 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
AS | Assignment |
Owner name: MACOM CONNECTIVITY SOLUTIONS, LLC, MASSACHUSETTS Free format text: MERGER AND CHANGE OF NAME;ASSIGNORS:APPLIED MICRO CIRCUITS CORPORATION;MACOM CONNECTIVITY SOLUTIONS, LLC;REEL/FRAME:042423/0700 Effective date: 20170126 |
|
AS | Assignment |
Owner name: GOLDMAN SACHS BANK USA, AS COLLATERAL AGENT, NEW Y Free format text: SECURITY INTEREST;ASSIGNOR:MACOM CONNECTIVITY SOLUTIONS, LLC (SUCCESSOR TO APPLIED MICRO CIRCUITS CORPORATION);REEL/FRAME:042444/0891 Effective date: 20170504 Owner name: GOLDMAN SACHS BANK USA, AS COLLATERAL AGENT, NEW YORK Free format text: SECURITY INTEREST;ASSIGNOR:MACOM CONNECTIVITY SOLUTIONS, LLC (SUCCESSOR TO APPLIED MICRO CIRCUITS CORPORATION);REEL/FRAME:042444/0891 Effective date: 20170504 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552) Year of fee payment: 8 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 12 |