US20220293759A1 - Semiconductor Device with Backside Self-Aligned Power Rail and Methods of Forming the Same - Google Patents
Semiconductor Device with Backside Self-Aligned Power Rail and Methods of Forming the Same Download PDFInfo
- Publication number
- US20220293759A1 US20220293759A1 US17/199,629 US202117199629A US2022293759A1 US 20220293759 A1 US20220293759 A1 US 20220293759A1 US 202117199629 A US202117199629 A US 202117199629A US 2022293759 A1 US2022293759 A1 US 2022293759A1
- Authority
- US
- United States
- Prior art keywords
- gate structure
- dummy gate
- feature
- trench
- semiconductor
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 206
- 238000000034 method Methods 0.000 title claims description 102
- 229910052751 metal Inorganic materials 0.000 claims abstract description 61
- 239000002184 metal Substances 0.000 claims abstract description 61
- 239000000758 substrate Substances 0.000 claims description 82
- 238000005530 etching Methods 0.000 claims description 43
- 239000000463 material Substances 0.000 claims description 41
- 238000002955 isolation Methods 0.000 claims description 36
- 239000003989 dielectric material Substances 0.000 claims description 27
- 229920002120 photoresistant polymer Polymers 0.000 claims description 16
- 238000000151 deposition Methods 0.000 claims description 7
- 229910021332 silicide Inorganic materials 0.000 claims description 5
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 claims description 5
- 238000000059 patterning Methods 0.000 claims description 2
- 238000004519 manufacturing process Methods 0.000 abstract description 7
- 239000010410 layer Substances 0.000 description 227
- 230000008569 process Effects 0.000 description 58
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 20
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 19
- 125000006850 spacer group Chemical group 0.000 description 18
- 238000005229 chemical vapour deposition Methods 0.000 description 14
- 230000003647 oxidation Effects 0.000 description 14
- 238000007254 oxidation reaction Methods 0.000 description 14
- 229910052710 silicon Inorganic materials 0.000 description 12
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 11
- 239000010703 silicon Substances 0.000 description 11
- 229910052581 Si3N4 Inorganic materials 0.000 description 9
- 238000005240 physical vapour deposition Methods 0.000 description 9
- 239000000377 silicon dioxide Substances 0.000 description 9
- 235000012239 silicon dioxide Nutrition 0.000 description 9
- 238000000231 atomic layer deposition Methods 0.000 description 8
- 239000004020 conductor Substances 0.000 description 8
- -1 germanium ions Chemical class 0.000 description 8
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 8
- 230000015572 biosynthetic process Effects 0.000 description 7
- 239000002019 doping agent Substances 0.000 description 6
- 238000005137 deposition process Methods 0.000 description 5
- 238000001312 dry etching Methods 0.000 description 5
- 229910052732 germanium Inorganic materials 0.000 description 5
- 238000001459 lithography Methods 0.000 description 5
- 238000001039 wet etching Methods 0.000 description 5
- 230000006870 function Effects 0.000 description 4
- 238000002513 implantation Methods 0.000 description 4
- 239000012212 insulator Substances 0.000 description 4
- 238000001020 plasma etching Methods 0.000 description 4
- LEVVHYCKPQWKOP-UHFFFAOYSA-N [Si].[Ge] Chemical compound [Si].[Ge] LEVVHYCKPQWKOP-UHFFFAOYSA-N 0.000 description 3
- 229910045601 alloy Inorganic materials 0.000 description 3
- 239000000956 alloy Substances 0.000 description 3
- PNEYBMLMFCGWSK-UHFFFAOYSA-N aluminium oxide Inorganic materials [O-2].[O-2].[O-2].[Al+3].[Al+3] PNEYBMLMFCGWSK-UHFFFAOYSA-N 0.000 description 3
- 229910052802 copper Inorganic materials 0.000 description 3
- 238000000407 epitaxy Methods 0.000 description 3
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 3
- 239000011521 glass Substances 0.000 description 3
- 229910044991 metal oxide Inorganic materials 0.000 description 3
- 150000004706 metal oxides Chemical class 0.000 description 3
- 238000000623 plasma-assisted chemical vapour deposition Methods 0.000 description 3
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 description 3
- 239000000126 substance Substances 0.000 description 3
- 229910052721 tungsten Inorganic materials 0.000 description 3
- VHUUQVKOLVNVRT-UHFFFAOYSA-N Ammonium hydroxide Chemical compound [NH4+].[OH-] VHUUQVKOLVNVRT-UHFFFAOYSA-N 0.000 description 2
- KRHYYFGTRYWZRS-UHFFFAOYSA-N Fluorane Chemical compound F KRHYYFGTRYWZRS-UHFFFAOYSA-N 0.000 description 2
- BOTDANWDWHJENH-UHFFFAOYSA-N Tetraethyl orthosilicate Chemical compound CCO[Si](OCC)(OCC)OCC BOTDANWDWHJENH-UHFFFAOYSA-N 0.000 description 2
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 2
- GWEVSGVZZGPLCZ-UHFFFAOYSA-N Titan oxide Chemical compound O=[Ti]=O GWEVSGVZZGPLCZ-UHFFFAOYSA-N 0.000 description 2
- MCMNRKCIXSYSNV-UHFFFAOYSA-N Zirconium dioxide Chemical compound O=[Zr]=O MCMNRKCIXSYSNV-UHFFFAOYSA-N 0.000 description 2
- 229910052782 aluminium Inorganic materials 0.000 description 2
- 235000011114 ammonium hydroxide Nutrition 0.000 description 2
- 229910002113 barium titanate Inorganic materials 0.000 description 2
- 230000008901 benefit Effects 0.000 description 2
- 229910052796 boron Inorganic materials 0.000 description 2
- 239000005380 borophosphosilicate glass Substances 0.000 description 2
- 150000001875 compounds Chemical class 0.000 description 2
- 239000000470 constituent Substances 0.000 description 2
- 229910052593 corundum Inorganic materials 0.000 description 2
- 230000005669 field effect Effects 0.000 description 2
- 238000004518 low pressure chemical vapour deposition Methods 0.000 description 2
- 238000001451 molecular beam epitaxy Methods 0.000 description 2
- 239000005360 phosphosilicate glass Substances 0.000 description 2
- 238000007747 plating Methods 0.000 description 2
- 229910052707 ruthenium Inorganic materials 0.000 description 2
- 229910010271 silicon carbide Inorganic materials 0.000 description 2
- 230000003068 static effect Effects 0.000 description 2
- 229910052718 tin Inorganic materials 0.000 description 2
- 229910052719 titanium Inorganic materials 0.000 description 2
- 238000000038 ultrahigh vacuum chemical vapour deposition Methods 0.000 description 2
- 238000000927 vapour-phase epitaxy Methods 0.000 description 2
- 229910001845 yogo sapphire Inorganic materials 0.000 description 2
- 229910002938 (Ba,Sr)TiO3 Inorganic materials 0.000 description 1
- AIRCTMFFNKZQPN-UHFFFAOYSA-N AlO Inorganic materials [Al]=O AIRCTMFFNKZQPN-UHFFFAOYSA-N 0.000 description 1
- 229910017121 AlSiO Inorganic materials 0.000 description 1
- JBRZTFJDHDCESZ-UHFFFAOYSA-N AsGa Chemical compound [As]#[Ga] JBRZTFJDHDCESZ-UHFFFAOYSA-N 0.000 description 1
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 description 1
- 229910019001 CoSi Inorganic materials 0.000 description 1
- 229910004129 HfSiO Inorganic materials 0.000 description 1
- 229910018245 LaO Inorganic materials 0.000 description 1
- 229910016006 MoSi Inorganic materials 0.000 description 1
- 229910002370 SrTiO3 Inorganic materials 0.000 description 1
- 229910004481 Ta2O3 Inorganic materials 0.000 description 1
- 229910010038 TiAl Inorganic materials 0.000 description 1
- 229910010041 TiAlC Inorganic materials 0.000 description 1
- 229910010037 TiAlN Inorganic materials 0.000 description 1
- 229910008484 TiSi Inorganic materials 0.000 description 1
- 230000004075 alteration Effects 0.000 description 1
- 239000000908 ammonium hydroxide Substances 0.000 description 1
- 238000000137 annealing Methods 0.000 description 1
- 239000003990 capacitor Substances 0.000 description 1
- 230000000295 complement effect Effects 0.000 description 1
- 238000010276 construction Methods 0.000 description 1
- 230000008878 coupling Effects 0.000 description 1
- 238000010168 coupling process Methods 0.000 description 1
- 238000005859 coupling reaction Methods 0.000 description 1
- 230000008021 deposition Effects 0.000 description 1
- 238000011161 development Methods 0.000 description 1
- 230000018109 developmental process Effects 0.000 description 1
- 230000009969 flowable effect Effects 0.000 description 1
- 229940104869 fluorosilicate Drugs 0.000 description 1
- 229910052735 hafnium Inorganic materials 0.000 description 1
- VBJZVLUMGGDVMO-UHFFFAOYSA-N hafnium atom Chemical compound [Hf] VBJZVLUMGGDVMO-UHFFFAOYSA-N 0.000 description 1
- CJNBYAVZURUTKZ-UHFFFAOYSA-N hafnium(IV) oxide Inorganic materials O=[Hf]=O CJNBYAVZURUTKZ-UHFFFAOYSA-N 0.000 description 1
- 229910000167 hafnon Inorganic materials 0.000 description 1
- 239000011229 interlayer Substances 0.000 description 1
- 239000007769 metal material Substances 0.000 description 1
- 229910052750 molybdenum Inorganic materials 0.000 description 1
- 229910052759 nickel Inorganic materials 0.000 description 1
- 230000003071 parasitic effect Effects 0.000 description 1
- 230000002093 peripheral effect Effects 0.000 description 1
- 238000005498 polishing Methods 0.000 description 1
- 238000007517 polishing process Methods 0.000 description 1
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 1
- 229920005591 polysilicon Polymers 0.000 description 1
- 239000005368 silicate glass Substances 0.000 description 1
- 229910052814 silicon oxide Inorganic materials 0.000 description 1
- 238000006467 substitution reaction Methods 0.000 description 1
- 229910052715 tantalum Inorganic materials 0.000 description 1
- PBCFLUZVCVVTBY-UHFFFAOYSA-N tantalum pentoxide Inorganic materials O=[Ta](=O)O[Ta](=O)=O PBCFLUZVCVVTBY-UHFFFAOYSA-N 0.000 description 1
- OGIDPMRJRNCKJF-UHFFFAOYSA-N titanium oxide Inorganic materials [Ti]=O OGIDPMRJRNCKJF-UHFFFAOYSA-N 0.000 description 1
- RUDFQVOCFDJEEF-UHFFFAOYSA-N yttrium(III) oxide Inorganic materials [O-2].[O-2].[O-2].[Y+3].[Y+3] RUDFQVOCFDJEEF-UHFFFAOYSA-N 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/823475—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type interconnection or wiring or contact manufacturing related aspects
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66545—Unipolar field-effect transistors with an insulated gate, i.e. MISFET using a dummy, i.e. replacement gate in a process wherein at least a part of the final gate is self aligned to the dummy gate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/41—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
- H01L29/423—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
- H01L29/42312—Gate electrodes for field effect devices
- H01L29/42316—Gate electrodes for field effect devices for field-effect transistors
- H01L29/4232—Gate electrodes for field effect devices for field-effect transistors with insulated gate
- H01L29/42384—Gate electrodes for field effect devices for field-effect transistors with insulated gate for thin film field effect transistors, e.g. characterised by the thickness or the shape of the insulator or the dimensions, the shape or the lay-out of the conductor
- H01L29/42392—Gate electrodes for field effect devices for field-effect transistors with insulated gate for thin film field effect transistors, e.g. characterised by the thickness or the shape of the insulator or the dimensions, the shape or the lay-out of the conductor fully surrounding the channel, e.g. gate-all-around
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76897—Formation of self-aligned vias or contact plugs, i.e. involving a lithographically uncritical step
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/823412—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type with a particular manufacturing method of the channel structures, e.g. channel implants, halo or pocket implants, or channel materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/823418—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type with a particular manufacturing method of the source or drain structures, e.g. specific source or drain implants or silicided source or drain structures or raised source or drain structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/823431—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type with a particular manufacturing method of transistors with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/528—Geometry or layout of the interconnection structure
- H01L23/5286—Arrangements of power or ground buses
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
- H01L27/08—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind
- H01L27/085—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only
- H01L27/088—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate
- H01L27/0886—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate including transistors with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/0603—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions
- H01L29/0642—Isolation within the component, i.e. internal isolation
- H01L29/0649—Dielectric regions, e.g. SiO2 regions, air gaps
- H01L29/0653—Dielectric regions, e.g. SiO2 regions, air gaps adjoining the input or output region of a field-effect device, e.g. the source or drain region
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/0657—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by the shape of the body
- H01L29/0665—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by the shape of the body the shape of the body defining a nanostructure
- H01L29/0669—Nanowires or nanotubes
- H01L29/0673—Nanowires or nanotubes oriented parallel to a substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/10—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode not carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
- H01L29/1025—Channel region of field-effect devices
- H01L29/1029—Channel region of field-effect devices of field-effect transistors
- H01L29/1033—Channel region of field-effect devices of field-effect transistors with insulated gate, e.g. characterised by the length, the width, the geometric contour or the doping structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/41—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
- H01L29/417—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions carrying the current to be rectified, amplified or switched
- H01L29/41725—Source or drain electrodes for field effect devices
- H01L29/4175—Source or drain electrodes for field effect devices for lateral devices where the connection to the source or drain region is done through at least one part of the semiconductor substrate thickness, e.g. with connecting sink or with via-hole
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66439—Unipolar field-effect transistors with a one- or zero-dimensional channel, e.g. quantum wire FET, in-plane gate transistor [IPG], single electron transistor [SET], striped channel transistor, Coulomb blockade transistor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/775—Field effect transistors with one dimensional charge carrier gas channel, e.g. quantum wire FET
-
- B—PERFORMING OPERATIONS; TRANSPORTING
- B82—NANOTECHNOLOGY
- B82Y—SPECIFIC USES OR APPLICATIONS OF NANOSTRUCTURES; MEASUREMENT OR ANALYSIS OF NANOSTRUCTURES; MANUFACTURE OR TREATMENT OF NANOSTRUCTURES
- B82Y10/00—Nanotechnology for information processing, storage or transmission, e.g. quantum computing or single electron logic
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/08—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
- H01L29/0843—Source or drain regions of field-effect devices
- H01L29/0847—Source or drain regions of field-effect devices of field-effect transistors with insulated gate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/12—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/16—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only elements of Group IV of the Periodic Table
- H01L29/161—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only elements of Group IV of the Periodic Table including two or more of the elements provided for in group H01L29/16, e.g. alloys
- H01L29/165—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only elements of Group IV of the Periodic Table including two or more of the elements provided for in group H01L29/16, e.g. alloys in different semiconductor regions, e.g. heterojunctions
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/7842—Field effect transistors with field effect produced by an insulated gate means for exerting mechanical stress on the crystal lattice of the channel region, e.g. using a flexible substrate
- H01L29/7848—Field effect transistors with field effect produced by an insulated gate means for exerting mechanical stress on the crystal lattice of the channel region, e.g. using a flexible substrate the means being located in the source/drain region, e.g. SiGe source and drain
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/786—Thin film transistors, i.e. transistors with a channel being at least partly a thin film
- H01L29/78696—Thin film transistors, i.e. transistors with a channel being at least partly a thin film characterised by the structure of the channel, e.g. multichannel, transverse or longitudinal shape, length or width, doping structure, or the overlap or alignment between the channel and the gate, the source or the drain, or the contacting structure of the channel
Definitions
- the existing power rail schemes face various challenges. For example, due to the process limitations, the existing power rail schemes has low density and high resistance, the isolation between the metal gate and the power line are very challenged, and the short issue from the source region to the drain region may also occurs. Therefore, the performance of the semiconductor is degraded, and improvements are needed.
- FIG. 1 illustrates a flowchart of an example method for making an example semiconductor device in accordance with some embodiments of the present disclosure.
- FIGS. 2A-22A illustrate three-dimensional perspective views of the example semiconductor device at intermediate stages of the method of FIG. 1 in accordance with some embodiments of the present disclosure.
- FIGS. 2B-22B illustrate cross-sectional views of the semiconductor device along line A-A′ in the corresponding three-dimensional perspective views of the example semiconductor device at intermediate stages of the method of FIG. 1 in accordance with some embodiments of the present disclosure.
- first and second features are formed in direct contact
- additional features may be formed between the first and second features, such that the first and second features may not be in direct contact
- the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
- the formation of a feature on, connected to, and/or coupled to another feature in the present disclosure that follows may comprise embodiments in which the features are formed in direct contact, and may also comprise embodiments in which additional features may be formed interposing the features, such that the features may not be in direct contact.
- spatially relative terms for example, “lower,” “upper,” “horizontal,” “vertical,” “above,” “over,” “below,” “beneath,” “up,” “down,” “top,” “bottom,” etc.
- the present disclosure is generally related to semiconductor devices and the fabrication thereof, and more particularly to methods of fabricating field-effect transistors (FETs), such as gate-all-around FETs (GAA FETs).
- FETs field-effect transistors
- GAA FETs gate-all-around FETs
- a channel region of a single device may comprise multiple layers of semiconductor material physically separated from one another.
- a gate of the device is disposed above, alongside, and even between the semiconductor layers of the device.
- the power rail is disposed on the front side of the substrate (above the top surface of the substrate), the device performance is degraded due to the lower gate density and the higher resistance. Moving power rail from front side to backside is area benefited for GAA device. It can increase the metal line track number and improve the gate density. It can also increase the power rail width to lower the resistance.
- the present disclosure provides a GAA device with a self-aligned backside power rail scheme.
- a bottom dielectric layer is applied to control the self-aligned via position.
- the via is controlled to only connect to the source region(s), thereby to mitigate the short circuit issues between the metal gate and the power rail, or between the source and the drain regions. Therefore, the reliability and the performance of the semiconductor device can be improved.
- FIG. 1 illustrates a flow chart of a method 100 for making an example semiconductor device 200 (hereinafter, device 200 ) in accordance with some embodiments of the present disclosure.
- Device 200 is merely an example and is not intended to limit the present disclosure beyond what is explicitly recited in the claims. Additional operations can be performed before, during, and after method 100 , and some operations described can be replaced, eliminated, or moved around for additional embodiments of the method.
- Method 100 is described below in conjunction with other figures, which illustrate various three-dimensional and cross-sectional views of the device 200 during intermediate steps of method 100 .
- FIGS. 2A-22A illustrate three-dimensional views of the device 200 at intermediate stages of the method 100 in accordance with some embodiments of the present disclosure.
- FIGS. 2B-22B illustrate cross-sectional views of the device 200 taken along the plane A-A′ shown in the corresponding three-dimensional views (that is, in an X-Z plane) at intermediate stages of the method 100 in accordance with some embodiments of the present disclosure.
- Device 200 may be an intermediate device fabricated during processing of an integrated circuit (IC), or a portion thereof, that may comprise static random-access memory (SRAM) and/or other logic circuits, passive components such as resistors, capacitors, and inductors, and active components such as p-type FETs (PFETs), n-type FETs (NFETs), metal-oxide semiconductor field effect transistors (MOSFET), complementary metal-oxide semiconductor (CMOS) transistors, bipolar transistors, high voltage transistors, high frequency transistors, and/or other memory cells.
- SRAM static random-access memory
- PFETs p-type FETs
- NFETs n-type FETs
- MOSFET metal-oxide semiconductor field effect transistors
- CMOS complementary metal-oxide semiconductor
- Device 200 can be a portion of a core region (often referred to as a logic region), a memory region (such as a static random access memory (SRAM) region), an analog region, a peripheral region (often referred to as an input/output (I/O) region), a dummy region, other suitable region, or combinations thereof, of an integrated circuit (IC).
- IC integrated circuit
- device 200 may be a portion of an IC chip, a system on chip (SoC), or portion thereof.
- SoC system on chip
- the present disclosure is not limited to any particular number of devices or device regions, or to any particular device configurations.
- device 200 as illustrated is a three-dimensional GAA device, the present disclosure may also provide embodiments for fabricating fin-like FETs (FinFETs) or planar FET devices.
- FinFETs fin-like FETs
- device 200 comprises a substrate 202 .
- the substrate 202 is a bulk silicon substrate.
- the substrate 202 includes another single crystalline semiconductor, such as germanium; a compound semiconductor; an alloy semiconductor; or combinations thereof.
- the substrate 202 is a semiconductor-on-insulator substrate, such as a silicon-on-insulator (SOI) substrate, a silicon germanium-on-insulator (SGOI) substrate, or a germanium-on-insulator (GOI) substrate.
- SOI silicon-on-insulator
- SGOI silicon germanium-on-insulator
- GOI germanium-on-insulator
- the substrate 202 may be doped with different dopants to form various doped regions therein.
- the substrate 202 may include PFET region comprising n-type doped substrate regions (such as n-well) and NFET region comprising p-type doped substrate regions (such as p-well).
- the device 200 includes alternating semiconductor layers formed over the substrate 202 , such as semiconductor layers 210 A including a first semiconductor material and semiconductor layers 210 B including a second semiconductor material that is different from the first semiconductor material.
- the different semiconductor materials of the semiconductor layers 210 A and 210 B have different oxidation rates and/or different etch selectivity.
- the first semiconductor material of the semiconductor layers 210 A is the same as the substrate 202 .
- the semiconductor layers 210 A comprise silicon (Si, like the substrate 202 ), and the semiconductor layers 210 B comprise silicon germanium (SiGe).
- SiGe silicon germanium
- the material of the top semiconductor layer may or may not be the same as the bottom semiconductor layer.
- the semiconductor layers 210 A may be undoped or substantially dopant-free. In other words, no intentional doping is performed when forming the semiconductor layers 210 A.
- the semiconductor layers 210 A may be doped with a p-type dopant or an n-type dopant.
- the number of the semiconductor layers 210 A and 210 B depends on the design requirements of device 200 . For example, it may comprise one to ten layers of semiconductor layers 210 A or 210 B each. In some embodiments, different semiconductor layers 210 A and 210 B have the same thickness in the Z-direction.
- different semiconductor layers 210 A and 210 B have different thicknesses.
- the semiconductor layers 210 A and/or 210 B are formed by suitable epitaxy process.
- semiconductor layers comprising SiGe and Si are formed alternately over the substrate 202 by a molecular beam epitaxy (MBE) process, a chemical vapor deposition (CVD) process, such as a metal organic CVD (MOCVD) process, and/or other suitable epitaxial growth processes.
- MBE molecular beam epitaxy
- CVD chemical vapor deposition
- MOCVD metal organic CVD
- a semiconductor layer 204 is formed in the substrate 202 and separating the substrate 202 into a top portion 202 T and a bottom portion 202 B.
- the semiconductor layer 204 will serve as an etch stop layer (ESL) when removing the substrate 202 to form the power rail on the backside, and thus a material of the semiconductor layer 204 is different from that of the substrate 202 and can provide a different oxidation rate and/or etching selectivity than the substrate 202 .
- the semiconductor layer 204 comprises a semiconductor material including silicon (Si), germanium (Ge), silicon germanium (SiGe), other semiconductor material, or combinations thereof.
- the material of the semiconductor layer 204 is SiGe with a Ge concentration of more than about 15%.
- the semiconductor layer 204 is formed by an implantation process.
- the substrate 202 is a silicon substrate, germanium ions are implanted into the substrate 202 with a desired dose and energy to be located beneath a surface silicon layer in the substrate 202 , such that the semiconductor layer 204 including SiGe is formed between the top portion 202 T and the bottom portion 202 B of the substrate 202 .
- the implantation is performed before or after the formation of the alternating semiconductor layers 210 A and 210 B. As depicted in FIG.
- the semiconductor layer 204 has a thickness H 1 of about 10 nm to about 50 nm, such that it can effectively work as an ESL while not taking too much space in the substrate 202 .
- the semiconductor layer 204 is considered as a portion of the substrate 202 .
- a sacrificial layer 206 is formed between the substrate 202 and the lowermost semiconductor layer 210 A.
- the sacrificial layer 206 is going to be removed during the S/D trench formation and will be replaced by a bottom dielectric layer 230 ( FIGS. 10A and 10B ) serving the self-align function.
- a material of the sacrificial layer 206 is different from the substrate 202 and the semiconductor layers 210 A and 210 B to provide different oxidation rates and/or etching selectivity in the later etching processes.
- the sacrificial layer 206 comprises a semiconductor material including silicon (Si), germanium (Ge), silicon germanium (SiGe), other semiconductor material, or combinations thereof.
- the material of the sacrificial layer 206 is also SiGe but with a lower Ge concentration than the SiGe material of the semiconductor layers 210 B.
- a Ge concentration of the sacrificial layer 206 is about 10% to about 35%, while a Ge concentration of the semiconductor layers 210 B is about 20% to about 50%.
- the sacrificial layer 206 is also formed by an implantation process, similar as the implantation process to form the semiconductor layer 204 .
- the sacrificial layer 206 may be formed before or after the formation of the alternating semiconductor layers 210 A and 210 B and/or the semiconductor layer 204 . As depicted in FIG.
- the sacrificial layer 206 has a thickness H 2 of about 6 nm to about 20 nm, such that the later formed bottom dielectric layer 230 has the thickness of about 6 nm to about 20 nm which can provide the effective self-align function.
- the alternating semiconductor layers 210 A and 210 B are patterned to form semiconductor stacks 210 (hereinafter the stacks 210 ), and dummy gate structures 220 are formed over the stacks 210 .
- a photoresist and an etching process may be performed to the semiconductor layers 210 A and 210 B to form the stacks 210 in fin-shapes as illustrated.
- a patterned photoresist mask is formed over the semiconductor device.
- the patterned photoresist mask exposes the fin positions according to the design requirement of device 200 .
- one or more etching processes are performed using the patterned photoresist mask to form the stacks 210 .
- the etching process includes dry etching, wet etching, other suitable etching process, or combinations thereof.
- the one or more etching processes remove, along the patterned photoresist mask, the semiconductor layers 210 A, 210 B, as well as the sacrificial layer 206 and a part of the top portion 202 T of the substrate 202 to form trenches between the fin-shape stacks 210 .
- an isolation structure 208 is formed in the trenches between the stacks 210 to separate and isolate the active regions of device 200 .
- one or more dielectric materials such as silicon dioxide (SiO) and/or silicon nitride (SiN) is deposited over the substrate 202 along sidewalls of the stack 210 .
- the dielectric material may be deposited by CVD (such as plasma enhanced CVD (PECVD)), physical vapor deposition (PVD), thermal oxidation, or other techniques. Subsequently, the dielectric material is recessed (for example, by etching and/or chemical mechanical polishing (CMP)) to form the isolation structure 208 .
- CVD plasma enhanced CVD
- PVD physical vapor deposition
- CMP chemical mechanical polishing
- a top surface of the isolation structure 208 is substantially coplanar with or below a bottom surface of the sacrificial layer 206 , as depicted in FIG. 3A .
- a liner layer 212 is formed over the isolation structure 208 , along the sidewalls and over the top surfaces of the stacks 210 .
- the liner layer 212 may include a dielectric material such as SiO, SiN, SiON, and/or other dielectric material.
- the liner layer 212 is formed by ALD, CVD, PVD, other deposition process, or combinations thereof.
- dummy gate structures 220 - 1 and 220 - 2 are formed over the stacks 210 .
- Each dummy gate structure 220 serves as a placeholder for subsequently forming a metal gate structure.
- the dummy gate structures 220 extend along the Y-direction and traverse respective stacks 210 .
- the dummy gate structures 220 cover the channel regions of the stacks 210 which interpose the source regions and the drain regions (both referred to as S/D regions).
- Each of the dummy gate structures 220 may include various dummy layers.
- a dummy gate electrode 214 including polysilicon
- one or more hard mask layers 216 and 218 including a dielectric material such as SiN, silicon carbonitride (SiCN), SiO, etc.
- the dummy gate structures 220 are formed by deposition processes, lithography processes, etching processes, other suitable processes, or combinations thereof. For example, different dummy layers are deposited over the stacks 210 . A lithography process is then performed to form a mask covering the channel regions of the stacks 210 . Thereafter, the different dummy layers are etched using the lithography mask to form the dummy gate structures 220 . And, the lithography mask is removed using any proper method.
- Gate spacers 222 are formed along the sidewalls of the dummy gate structures 220 over the stack 210 .
- the gate spacers 222 comprise a dielectric material, such as SiO, SiN, silicon oxynitride (SiON), silicon carbide (SiC), other dielectric material, or a combination thereof.
- the gate spacers 222 are formed by any suitable process(es). For example, first, a spacer layer comprising the dielectric material is deposited (for example, by atomic layer deposition (ALD), CVD, PVD, or other proper process) over the isolation structure 208 and along sidewalls and over top surfaces of the dummy gate structures 220 . Subsequently, the spacer layer is anisotropically etched to remove the portions in the X-Y plane (the plane in which the top surface of the substrate 202 is). The remaining portions of the spacer layer then become the gate spacers 222 .
- ALD atomic layer deposition
- CVD chemical vapor deposition
- S/D regions of the stack 210 may be recessed along sidewalls of the gate spacers 222 to form S/D trenches 224 S and 224 D (all referred to as S/D trenches 224 ) in the S/D regions of the stacks 210 .
- a source region is between the gate structures 220 - 1 and 220 - 2 and drains regions are along sidewalls of the dummy gate structures 220 - 1 and 220 - 2 away from each other.
- the source trench 224 S is a source trench over the source region of the stack 210 (i.e.
- the drain trenches 224 D are drain trenches over the drain region of the stack 210 (i.e. drain trench 224 D).
- the region between the gate structures 220 - 1 and 220 - 2 may be a drain region, thus the trench formed therebetween is a drain trench; and the regions along sidewalls of the dummy gate structures 210 - 1 and 210 - 2 away from each other are source regions, thus the trenches formed there are sources trenches.
- the S/D regions of the stack 210 are recessed by a S/D etching process performed along the gate spacers 222 to form the S/D trenches 224 .
- the S/D etching process may be a dry etch (such as a reactive ion etching (RIE) process), a wet etch, or combinations thereof.
- the duration of the S/D etching process is controlled such that the sidewalls of each semiconductor layers 210 A and 210 B are exposed in the S/D trenches.
- the S/D etching process stops on the lowermost semiconductor layer 210 A, such that the lowermost semiconductor layer 210 A is not substantially etched, as depicted in FIG. 4B .
- the source trench 224 S between the dummy gate structures 220 - 1 and 220 - 2 is further recessed, while the drain trenches 224 D are substantially unaffected.
- a patterned photoresist mask 226 is formed over the device 200 .
- the patterned photoresist mask 226 expose the source trench 224 S between the dummy gate structures 220 - 1 and 220 - 2 and fills in the drain trenches 224 D along sidewalls of the dummy gate structures 220 - 1 and 220 - 2 away from each other. Referring to FIGS.
- a further S/D etching process is performed, using the patterned photoresist mask 226 as a mask, such that the source trench 224 S is further recessed while the drain trenches 224 D remain substantially unchanged.
- a bottom surface of the source trench 224 S is below a bottom surface of the sacrificial layer 206
- a bottom surface of the drain trenches 224 D is above a top surface of the sacrificial layer 206 .
- the sacrificial layer 206 is separated in the source region between the dummy gate structures 220 - 1 and 220 - 2 , and sidewalls of the sacrificial layer 206 are exposed in the further recessed source trench 224 S.
- the patterned photoresist mask 226 is then removed after the further recessing of the source trench 224 S.
- inner spacers 228 are formed between the edges of the semiconductor layers 210 A.
- the exposed portions (edges) of the semiconductor layers 210 B in the S/D trenches 224 are selectively removed by a suitable etching process to form gaps between the semiconductor layers 210 A.
- edges of the semiconductor layers 210 A are suspended in the S/D trenches 224 .
- the selective removal of the exposed portions of the semiconductor layers 210 B may include an oxidation process followed by a selective etching process.
- the edge portions of the semiconductor layers 210 B are first selectively oxidized to include a material of SiGeO.
- a selective etching process is performed to remove the SiGeO with a suitable etchant such as ammonium hydroxide (NH4OH) or hydro fluoride (HF).
- a suitable etchant such as ammonium hydroxide (NH4OH) or hydro fluoride (HF).
- NH4OH ammonium hydroxide
- HF hydro fluoride
- the duration of the oxidation process and the selective etching process can be controlled such that only edge portions of the semiconductor layers 210 B are selectively removed.
- portions of the bottom semiconductor layers 210 A exposed in the drain trenches 224 D may also be removed.
- inner spacers 228 are formed to fill in the gaps between the semiconductor layers 210 A.
- the inner spacers 228 comprise a dielectric material that is similar to the material of the gate spacers 222 , such as SiO, SiN, SiON, SiC, or combinations thereof.
- the dielectric material of the inner spacers may be deposited in the S/D trenches 224 and in the gaps between the edges of the semiconductor layers 210 A by CVD, PVD, ALD, or combinations thereof. Extra dielectric material is then removed along sidewalls of the gate spacers 222 until the sidewalls of the semiconductor layers 210 A are exposed in the S/D trenches 224 .
- the sacrificial layer 206 is removed and replaced with a bottom dielectric layer 230 .
- the sacrificial layer 206 can be selectively removed from the source trench 224 S.
- the material of the sacrificial layer 206 can provide different oxidation rate and/or etching selectivity than the semiconductor layers 210 A and 210 B, and the semiconductor layers 210 B are protected by the inner spacers 228 , thus the selective removing process only removes the sacrificial layer 206 and forms a gap between the substrate 202 and the stacks 210 .
- the selective removing process is similar as the process(es) to remove the edge portions of the semiconductor layers 210 B.
- the bottom dielectric layer 230 is formed in the gap between the substrate 202 and the stacks 210 to replace the removed sacrificial layer 206 .
- the bottom dielectric layer 230 includes a material such as SiO, SiN, SiCN, silicon oxycarbonitride (SiOCN), metal oxide, other dielectric material, or combinations thereof.
- the dielectric material of the bottom dielectric layer 230 is first deposited, from the opening of the source trench 224 S, in the gap and in the bottom portion of the source trench 224 S by a suitable deposition process, for example, CVD, PVD, ALD, other deposition process, or a combination thereof.
- an anisotropic etching is performed to remove the dielectric material in the bottom portion of the source trench 224 S.
- the anisotropic etching includes dry etching, wet etching, or combinations thereof.
- the remained dielectric material after the anisotropic etching forms the bottom dielectric layer 230 .
- sidewalls of the bottom dielectric layer 230 are exposed in the source trench 224 S.
- the bottom dielectric layer 230 is separated in the source region of the stacks 210 , but is extended under the drain regions of the stacks 210 .
- the later formed epitaxial feature 232 S in the source region may contact the later formed via 250 through the bottom dielectric layer 230 in a self-aligned manner ( FIG. 20B ).
- a thickness of the bottom dielectric layer 230 is the same as the thickness H 2 of the sacrificial layer 206 , which is about 6 nm to about 20 nm.
- epitaxial S/D features 232 S and 232 D are formed in the S/D trenches 224 .
- the epitaxial source feature 232 S is epitaxial grown in the source trench 224 S and the epitaxial drain features 232 D are epitaxial grown in the drain trenches 224 D, respectively.
- the epitaxial S/D features 232 may comprise a semiconductor material such as Si or Ge; a compound semiconductor such as SiGe, SiC, gallium arsenide (GaAs), etc.; an alloy semiconductor; or combinations thereof.
- An epitaxy process may be implemented to epitaxially grow the S/D features 232 .
- the epitaxy process may comprise CVD deposition (for example, vapor-phase epitaxy (VPE), ultra-high vacuum CVD (UHV-CVD), low-pressure CVD (LPCVD), and/or plasma-enhanced (PECVD)), molecular beam epitaxy (MBE), other suitable selective epitaxial growth (SEG) processes, or combinations thereof.
- VPE vapor-phase epitaxy
- UHV-CVD ultra-high vacuum CVD
- LPCVD low-pressure CVD
- PECVD plasma-enhanced
- MBE molecular beam epitaxy
- SEG selective epitaxial growth
- the epitaxial S/D features 232 may be doped with n-type dopants and/or p-type dopants.
- the epitaxial S/D features 232 may comprise multiple epitaxial semiconductor layers, and different epitaxial semiconductor layers are different in amount of dopant comprised therein.
- the epitaxial source feature 232 S has a bottom surface below the bottom surface of the bottom dielectric layer 230 and contacts the substrate 202 .
- the bottom surface of the epitaxial source feature 232 S has a width W 1 .
- the width W 1 is more than about 10 nm.
- the epitaxial drain features 232 D have bottom surfaces contacting the bottom dielectric layer 230 .
- the epitaxial source feature 232 S punches through the bottom dielectric layer 230 and connect to the top portion 202 T of the substrate 202 , while the epitaxial drain features 232 D are separated from the substrate 202 by the bottom dielectric layer 230 .
- a metal gate replacement process is performed to replace the dummy gate structures 220 - 1 and 220 - 2 with metal gate structures 240 - 1 and 240 - 2 , respectively.
- Both metal gate structures 240 - 1 and 240 - 2 are referred to as metal gate structures 240 .
- the metal gate replacement process includes various processing steps. For example, first, an interlayer dielectric (ILD) layer 234 is formed over the substrate 202 . As illustrated in FIGS.
- ILD interlayer dielectric
- the ILD layer 234 is disposed along the gate spacers 222 and over the isolation structure 208 and the epitaxial S/D features 232 .
- an etch stop layer (ESL) 236 is deposited before the ILD layer 234 and between the ILD layer 234 and the isolation structure 208 and between the ILD layer 234 and the epitaxial S/D features 232 .
- the ESL 236 includes a dielectric material such as SiO, SiON, SiN, SiCN, SiOC, SiOCN, other suitable materials, or combinations thereof.
- the ILD layer 234 comprises a low-k (K ⁇ 3.9) dielectric material, such as tetraethylorthosilicate (TEOS), un-doped silicate glass, or doped silicon oxide such as borophosphosilicate glass (BPSG), fluorosilicate glass (FSG), phosphosilicate glass (PSG), boron doped silicon glass (BSG), other suitable dielectric materials, or combinations thereof.
- TEOS tetraethylorthosilicate
- BPSG borophosphosilicate glass
- FSG fluorosilicate glass
- PSG phosphosilicate glass
- BSG boron doped silicon glass
- the ESL 236 and the ILD layer 234 may be formed by deposition processes such as CVD, flowable CVD (FCVD), spin-on-glass (SOG), other suitable methods, or combinations thereof.
- removing the dummy gate structures 220 comprises one or more etching processes, such as wet etching, dry etching, reactive-ion etching (RIE), or other etching techniques.
- etching processes such as wet etching, dry etching, reactive-ion etching (RIE), or other etching techniques.
- top portions of the ESL 236 , the ILD layer 234 , and the spacer 222 are also removed at operation 135 .
- the semiconductor layers 210 A and 210 B are then exposed in the gate trenches 238 .
- the semiconductor layers 210 B are selectively removed from the gate trenches 238 . Due to the different materials of the semiconductor layers 210 A and 210 B, the semiconductor layers 210 B are removed by a selective oxidation/etching process similar as those to remove the edge portions of the semiconductor layers 210 B or the sacrificial layer 206 . In some embodiments, the semiconductor layers 210 A are slightly etched or not etched during the operation 135 . Thereby, the semiconductor layers 210 A are suspended in the channel region of the stacks 210 and stacked up along a direction (Z-direction) generally perpendicular to a top surface of the substrate 202 (X-Y plane). The suspended semiconductor layers 210 A are also referred to as channel semiconductor layers 210 A.
- metal gate structures 240 are formed in the channel regions of the stacks 210 .
- the metal gate structures 240 wrap each of the suspended semiconductor layers 210 A.
- each metal gate structure 240 includes an interfacial layer 242 , a gate dielectric layer 244 , a metal gate electrode 246 , and other metal gate layers.
- the interfacial layer 242 includes any suitable material, for example, SiO.
- the gate dielectric layer 244 includes a high-k (K>3.9) dielectric material, such as HfO2, HfSiO, HfSiO4, HfSiON, HfLaO, HfTaO, HfTiO, HfZrO, HfAlOx, ZrO, ZrO2, ZrSiO2, AlO, AlSiO, Al2O3, TiO, TiO2, LaO, LaSiO, Ta2O3, Ta2O5, Y2O3, SrTiO3, Ba7rO, BaTiO3 (BTO), (Ba,Sr)TiO3 (BST), Si3N4, hafnium dioxide-alumina (HfO2-Al2O3) alloy, other suitable high-k dielectric material, or combinations thereof.
- a high-k (K>3.9) dielectric material such as HfO2, HfSiO, HfSiO4, HfSiON, HfLaO, HfTaO, HfT
- the interfacial layer 242 and the gate dielectric layer 244 are deposited by CVD, PVD, ALD, and/or other suitable method.
- the metal gate electrodes 246 are then filled in the spaces between the gate dielectric layer 244 .
- Each metal gate electrode 246 includes one or more work function metal (WFM) layers and a bulk metal.
- the WFM layer is configured to tune a work function of its corresponding transistor to achieve a desired threshold voltage Vt.
- the bulk metal is configured to serve as the main conductive portion of the functional gate structure.
- the material of the WFM layer may include TiAl, TiAlC, TaAlC, TiAlN, TiN, TSN, TaN, WCN, Mo, other materials, or combinations thereof.
- the bulk metal may include Al, W, Cu, or combinations thereof.
- the various layers of the metal gate electrodes 246 may be formed by any suitable method, such as CVD, ALD, PVD, plating, chemical oxidation, thermal oxidation, other suitable methods, or combinations thereof. Thereafter, one or more polishing processes (for example, CMP) are applied to remove any excess conductive materials and planarize the top surface of the device 200 .
- CMP polishing processes
- various interconnection structures 247 are formed over the top (i.e. the front side) of the device 200 .
- the various interconnection structures 247 may include dielectric ESL, ILD layers, conductive S/D contacts, vias, metal lines, and/or other structures, configured to connect the various features to form a functional circuit that may include one or more multi-gate devices.
- the interconnection structures 247 are simplified in the later drawings.
- FIGS. 1, 16A, 16B, 17A, 17B, 18A, and 18B at operation 145 , portions of the substrate 202 below the isolation structure 208 are removed from the bottom (i.e. the backside) of the device 200 .
- FIGS. 15A and 15B and the following figures show the device 200 in an upside-down direction.
- the removal of the portions of the substrate 202 includes various steps. For example, referring to FIGS. 16A and 16B , the bottom portion 202 B of the substrate 202 is removed until the semiconductor layer 204 is exposed (i.e. the semiconductor layer 204 is served as an ESL).
- the bottom portion 202 B of the substrate 202 is removed by a CMP or other planarization process. In some further embodiments, the removal of the bottom portion 202 B of the substrate 202 involves an etching process, such as wet etching, dry etching, other etching process, or a combination thereof.
- the top portion 202 T of the substrate 202 below the isolation structure 208 is removed to expose the isolation structure 208 from the bottom of the device 200 .
- the top portion 202 T of the substrate 202 may be removed by a planarization process (for example, CMP) and/or an etching process (for example, wet etching, dry etching, or combinations thereof).
- the remained portions of the substrate 202 between the isolation structure 208 are selectively removed to form via trenches 248 .
- a lithography hard mask is formed to cover the electrostatic discharge (ESD) region(s) of the device 200 , such that the following operations including operations 150 , 155 , and 160 are only applied to the non-ESD region(s) of the device 200 .
- the substrate 202 includes a material having a different selectivity from the isolation structure 208 , the bottom dielectric layer 230 , and the epitaxial S/D features 232 , thus the remained portions of the substrate 202 can be selectively removed, for example, by a selective etching process. Therefore, via trenches 248 are formed between the isolation structure 208 . As depicted in FIG. 19A , the bottom dielectric layer 230 and the bottom surface of the epitaxial source feature 232 S are exposed from the via trenches 248 . Referring to FIG. 19B , the width of the exposed bottom surface of the epitaxial source feature 232 S is W 1 , which is more than about 10 nm.
- the bottom dielectric layer 230 can serve as a self-align layer to decide the contacting position of the later formed power rail vias 250 and the epitaxial source feature 232 S, i.e. the power rail vias 250 only contact the epitaxial S/D feature in the source region (epitaxial source feature 232 S), not those in the drain region (epitaxial drain features 232 D) and not the metal gate structures 240 .
- power rail vias 250 are formed in the via trenches 248 .
- the power rail vias 250 includes a conductive material such as W, Ru, Co, Cu, Mo, Ni, Ti, TiN, Ta, TaN, other conductive material, or combinations thereof.
- the conductive material of the power rail vias 250 are deposited by any suitable process in the via trenches 248 and contacting the bottom dielectric layer 230 .
- a planarization process for example, CMP
- CMP planarization process
- power rail 260 is formed on the bottom (i.e. the backside) of the device 200 .
- the power rail 260 includes a conductive material such as Cu, Al, Co, W, Ti, Ta, Ru, other metal material, or combinations thereof.
- the power rail 260 may be formed by any suitable method, such as CVD, ALD, PVD, plating, chemical oxidation, thermal oxidation, other suitable methods, or combinations thereof.
- the shape of the power rail 260 can be patterned via a photoresist and/or etching process according to the design requirements of the device 200 .
- other backside contact features 270 are formed such that the epitaxial source feature 232 S can connect to the corresponding power supply (for example, Vdd) through the self-aligned power rail vias 250 and the power rail 260 .
- a bottom dielectric layer is formed under the channel region and extends to the S/D regions.
- the bottom dielectric layer leaves an opening exposing only one type of the epitaxial S/D features (for example, the source feature), thereby power rail via can contact the exposed type of the S/D features in a self-aligned manner.
- the short circuit issues can be mitigated.
- embodiments of the present disclosure provide many benefits to an integrated circuit and a formation process thereof.
- embodiments of the present disclosure provide a semiconductor device including a bottom dielectric layer below the channel regions and extends below one type of the S/D regions (for example, the drain regions).
- the bottom dielectric layer provides an opening at the bottom of one type of the S/D features (for example, the source features) and isolates the other type of the S/D features (for example, the drain features) and the metal gate from the backside power rails.
- the power rails only contact the exposed S/D features through the self-aligned vias and the short circuits issues between the power rails and the metal gate and between the source features and the drain features can be mitigated. Therefore, the reliability and the performance of the semiconductor device is improved.
- the exemplary semiconductor device further comprises a second epitaxial feature disposed over a second source/drain region of the semiconductor stack, wherein a bottom surface of the second epitaxial feature is over a top surface of the dielectric layer.
- the exemplary semiconductor device further comprises an isolation feature disposed along sidewalls of the conductive feature and separating active regions of the semiconductor device.
- a thickness of the dielectric layer is about 6 nm to about 20 nm. In some embodiments, a width of a contact portion between the conductive feature and the first epitaxial feature is more than about 10 nm. In some embodiments, the first epitaxial feature includes a silicide layer formed at a bottom surface of the first epitaxial feature contacting the conductive feature.
- a method of forming a semiconductor device comprises forming a semiconductor stack over a substrate, wherein the semiconductor stack includes a sacrificial layer, and first semiconductor layers and second semiconductor layers alternately stacked up over the sacrificial layer, and each of a material of the first semiconductor layers, a material of the second semiconductor layers, and a material of the sacrificial layer provides a different etching selectivity; forming a first dummy gate structure and a second dummy gate structure over the semiconductor stack; forming a first source/drain (S/D) trench between the first dummy gate structure and the second dummy gate structure, wherein the first S/D trench extends below the sacrificial layer; replacing the sacrificial layer with a dielectric layer; and epitaxially growing a first epitaxial feature in the first S/D trench, wherein a bottom portion of the first epitaxial feature separates the dielectric layer between the first dummy gate structure and the second dummy gate structure.
- S/D source
- the exemplary method further comprises forming an isolation feature around a lower portion of the semiconductor stack to isolate active regions of the semiconductor device; selectively removing the second semiconductor layers; replacing the first dummy gate structure with a first metal gate structure and replacing the second dummy gate structure a second metal gate structure, wherein the first metal gate structure and the second metal gate structure wrap each of the first semiconductor layers; removing the substrate and the lower portion of the semiconductor stack to form an opening in the isolation feature, wherein the dielectric layer and the bottom portion of the first epitaxial feature are exposed from the opening; and forming a conductive feature below the dielectric layer and the bottom portion of the first epitaxial feature in the opening.
- the exemplary method further comprises forming a power rail below and contacting the conductive feature.
- a top surface of the isolation feature is below a bottom surface of the sacrificial layer.
- the exemplary method further comprises depositing an etch stop layer (ESL) in the substrate below the sacrificial layer, wherein the ESL separates the substrate to a first portion above the ESL and below the isolation feature and a second portion below the ESL; wherein the removing the substrate and the lower portion of the semiconductor stack includes removing the second portion of the substrate to expose the ESL; selectively removing the ESL; removing the first portion of the substrate to expose the isolation feature; and selectively removing the lower portion of the semiconductor stack to form the opening in the isolation feature.
- ESL etch stop layer
- the forming the first S/D trench between the first dummy gate structure and the second dummy gate structure includes removing a portion of the semiconductor stack along sidewalls of the first dummy gate structure and the second dummy gate structure to form a first S/D trench between the first dummy gate structure and the second dummy gate structure; and further recessing the first S/D trench such that a bottom surface of the first S/D trench is below a bottom surface of the sacrificial layer.
- the exemplary method further comprises removing a portion of the semiconductor stack along a sidewall of the second dummy gate structure away from the first dummy gate structure to form a second S/D trench, wherein a bottom surface of the second S/D trench is above a top surface of the sacrificial layer; and epitaxially growing a second epitaxial feature in the second S/D trench, wherein a bottom surface of the second epitaxial feature is above a top surface of the sacrificial layer.
- the replacing the sacrificial layer with the dielectric layer includes selectively removing the sacrificial layer from the first S/D trench to form a gap; depositing a dielectric material in the gap; and removing a portion of the dielectric material in the first S/D trench such that the first S/D trench extending through the dielectric material.
- Another method of forming a semiconductor device comprises forming a sacrificial layer over a substrate; alternately depositing first semiconductor layers and second semiconductor layers over the sacrificial layer, wherein each of a material of the first semiconductor layers, a material of the second semiconductor layers, and a material of the sacrificial layer provides a different etching selectivity; patterning the first semiconductor layers, the second semiconductor layers, the sacrificial layer, and a top portion of the substrate to form a semiconductor stack; forming a first dummy gate structure and a second dummy gate structure over the semiconductor stack; etching along sidewalls of the first dummy gate structure and the second dummy gate structure to form a first source/drain (S/D) trench between the first dummy gate structure and the second dummy gate structure, and a second S/D trench along a sidewall of the second dummy gate structure away from the first dummy gate structure, wherein bottom surfaces of the first S/D trench and the second S/D trench are above
- the method further comprises selectively removing the second semiconductor layers; replacing the first dummy gate structure with a first metal gate structure and replacing the second dummy gate structure a second metal gate structure, wherein the first and second metal gate structures wrap each of the first semiconductor layers; removing the substrate to expose the first epitaxial feature and the dielectric layer; and forming a conductive feature contacting the dielectric layer and the first epitaxial feature.
- the method further comprises forming an isolation feature around a lower portion of the semiconductor stack, wherein a top surface of the isolation feature is below a bottom surface of the sacrificial layer; wherein the removing the substrate includes removing a bottom portion of the substrate to expose the isolation feature; and removing the top portion of the substrate to form an opening in the isolation feature to expose the first epitaxial feature and the dielectric layer.
- the further etching the first S/D trench includes forming a patterned photoresist layer over the first dummy gate structure and the second dummy gate structure, wherein the patterned photoresist layer exposes the first S/D trench; and removing a portion of the sacrificial layer between the first dummy gate structure and the second dummy gate structure through the patterned photoresist layer.
- a width of a removed portion of the sacrificial layer is more than about 10 nm.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Ceramic Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Nanotechnology (AREA)
- Chemical & Material Sciences (AREA)
- Materials Engineering (AREA)
- Crystallography & Structural Chemistry (AREA)
- Geometry (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Thin Film Transistor (AREA)
Abstract
Semiconductor device and the manufacturing method thereof are disclosed. An exemplary semiconductor device comprises a dielectric layer formed over a conductive feature; a semiconductor stack formed over the dielectric layer, wherein the semiconductor stack including semiconductor layers stacked up and separated from each other; a first metal gate structure and a second metal gate structure formed over a channel region of the semiconductor stack, wherein the first metal gate structure and the second metal gate structure wrap each of the semiconductor layers of the semiconductor stack; and a first epitaxial feature disposed between the first metal gate structure and the second metal gate structure over a first source/drain region of the semiconductor stack, wherein the first epitaxial feature extends through the dielectric layer and contacts the conductive feature.
Description
- The integrated circuit (IC) industry has experienced exponential growth. Multi-gate devices have been introduced to improve gate control by increasing gate-channel coupling and reducing off-state current. One such multi-gate device is a gate-all-around (GAA) device. A GAA device generally refers to any device having a gate structure, or portions thereof, formed on more than one side of a channel region (for example, surrounding a portion of the channel region). GAA transistors allow aggressive scaling down of transistors. However, such scaling down has also increased the complexity of processing and manufacturing ICs and, for these advances to be realized, similar developments in IC processing and manufacturing are needed. For example, along with the scaling down of the device sizes, power lines (also referred to as power rails) are formed on the backside of the substrate. However, the existing power rail schemes face various challenges. For example, due to the process limitations, the existing power rail schemes has low density and high resistance, the isolation between the metal gate and the power line are very challenged, and the short issue from the source region to the drain region may also occurs. Therefore, the performance of the semiconductor is degraded, and improvements are needed.
- The present disclosure is best understood from the following detailed description when read with the accompanying figures. It is emphasized that, in accordance with the standard practice in the industry, various features are not drawn to scale and are used for illustration purposes only. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
-
FIG. 1 illustrates a flowchart of an example method for making an example semiconductor device in accordance with some embodiments of the present disclosure. -
FIGS. 2A-22A illustrate three-dimensional perspective views of the example semiconductor device at intermediate stages of the method ofFIG. 1 in accordance with some embodiments of the present disclosure. -
FIGS. 2B-22B illustrate cross-sectional views of the semiconductor device along line A-A′ in the corresponding three-dimensional perspective views of the example semiconductor device at intermediate stages of the method ofFIG. 1 in accordance with some embodiments of the present disclosure. - The following disclosure provides many different embodiments, or examples, for implementing different features of the invention. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, the formation of a first feature over or on a second feature in the description that follows may comprise embodiments in which the first and second features are formed in direct contact, and may also comprise embodiments in which additional features may be formed between the first and second features, such that the first and second features may not be in direct contact.
- In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed. Moreover, the formation of a feature on, connected to, and/or coupled to another feature in the present disclosure that follows may comprise embodiments in which the features are formed in direct contact, and may also comprise embodiments in which additional features may be formed interposing the features, such that the features may not be in direct contact. In addition, spatially relative terms, for example, “lower,” “upper,” “horizontal,” “vertical,” “above,” “over,” “below,” “beneath,” “up,” “down,” “top,” “bottom,” etc. as well as derivatives thereof (e.g., “horizontally,” “downwardly,” “upwardly,” etc.) are used for ease of the present disclosure of one features relationship to another feature. The spatially relative terms are intended to cover different orientations of the device including the features. Still further, when a number or a range of numbers is described with “about,” “approximate,” and the like, the term is intended to encompass numbers that are within a reasonable range including the number described, such as within +/−10% of the number described or other values as understood by person skilled in the art. For example, the term “about 5 nm” encompasses the dimension range from 4.5 nm to 5.5 nm.
- The present disclosure is generally related to semiconductor devices and the fabrication thereof, and more particularly to methods of fabricating field-effect transistors (FETs), such as gate-all-around FETs (GAA FETs).
- In a GAA device, a channel region of a single device may comprise multiple layers of semiconductor material physically separated from one another. In some examples, a gate of the device is disposed above, alongside, and even between the semiconductor layers of the device. However, in a conventional GAA device, the power rail is disposed on the front side of the substrate (above the top surface of the substrate), the device performance is degraded due to the lower gate density and the higher resistance. Moving power rail from front side to backside is area benefited for GAA device. It can increase the metal line track number and improve the gate density. It can also increase the power rail width to lower the resistance. However, due to the process limitation and fabrication constraint, in a backside power rail scheme, overlay shifting between the via and the source/drain (S/D) feature is difficult to control which may cause short circuit between the metal gate and the power rail, and short circuit between source and drain regions.
- The present disclosure provides a GAA device with a self-aligned backside power rail scheme. A bottom dielectric layer is applied to control the self-aligned via position. Thus, the via is controlled to only connect to the source region(s), thereby to mitigate the short circuit issues between the metal gate and the power rail, or between the source and the drain regions. Therefore, the reliability and the performance of the semiconductor device can be improved.
-
FIG. 1 illustrates a flow chart of amethod 100 for making an example semiconductor device 200 (hereinafter, device 200) in accordance with some embodiments of the present disclosure.Method 100 is merely an example and is not intended to limit the present disclosure beyond what is explicitly recited in the claims. Additional operations can be performed before, during, and aftermethod 100, and some operations described can be replaced, eliminated, or moved around for additional embodiments of the method.Method 100 is described below in conjunction with other figures, which illustrate various three-dimensional and cross-sectional views of thedevice 200 during intermediate steps ofmethod 100. In particular,FIGS. 2A-22A illustrate three-dimensional views of thedevice 200 at intermediate stages of themethod 100 in accordance with some embodiments of the present disclosure.FIGS. 2B-22B illustrate cross-sectional views of thedevice 200 taken along the plane A-A′ shown in the corresponding three-dimensional views (that is, in an X-Z plane) at intermediate stages of themethod 100 in accordance with some embodiments of the present disclosure. -
Device 200 may be an intermediate device fabricated during processing of an integrated circuit (IC), or a portion thereof, that may comprise static random-access memory (SRAM) and/or other logic circuits, passive components such as resistors, capacitors, and inductors, and active components such as p-type FETs (PFETs), n-type FETs (NFETs), metal-oxide semiconductor field effect transistors (MOSFET), complementary metal-oxide semiconductor (CMOS) transistors, bipolar transistors, high voltage transistors, high frequency transistors, and/or other memory cells.Device 200 can be a portion of a core region (often referred to as a logic region), a memory region (such as a static random access memory (SRAM) region), an analog region, a peripheral region (often referred to as an input/output (I/O) region), a dummy region, other suitable region, or combinations thereof, of an integrated circuit (IC). In some embodiments,device 200 may be a portion of an IC chip, a system on chip (SoC), or portion thereof. The present disclosure is not limited to any particular number of devices or device regions, or to any particular device configurations. For example, thoughdevice 200 as illustrated is a three-dimensional GAA device, the present disclosure may also provide embodiments for fabricating fin-like FETs (FinFETs) or planar FET devices. - Referring to
FIGS. 1, 2A and 2B , atoperation 105, an initial semiconductor structure ofdevice 200 is formed. As depicted inFIGS. 2A and 2B ,device 200 comprises asubstrate 202. In the depicted embodiment, thesubstrate 202 is a bulk silicon substrate. Alternatively or additionally, thesubstrate 202 includes another single crystalline semiconductor, such as germanium; a compound semiconductor; an alloy semiconductor; or combinations thereof. Alternatively, thesubstrate 202 is a semiconductor-on-insulator substrate, such as a silicon-on-insulator (SOI) substrate, a silicon germanium-on-insulator (SGOI) substrate, or a germanium-on-insulator (GOI) substrate. Thesubstrate 202 may be doped with different dopants to form various doped regions therein. For example, thesubstrate 202 may include PFET region comprising n-type doped substrate regions (such as n-well) and NFET region comprising p-type doped substrate regions (such as p-well). - The
device 200 includes alternating semiconductor layers formed over thesubstrate 202, such assemiconductor layers 210A including a first semiconductor material andsemiconductor layers 210B including a second semiconductor material that is different from the first semiconductor material. The different semiconductor materials of the semiconductor layers 210A and 210B have different oxidation rates and/or different etch selectivity. In some embodiments, the first semiconductor material of thesemiconductor layers 210A is the same as thesubstrate 202. For example, the semiconductor layers 210A comprise silicon (Si, like the substrate 202), and the semiconductor layers 210B comprise silicon germanium (SiGe). Thus, alternating Si/SiGe/Si/SiGe/Si/ . . . layers are arranged from bottom to top. In some embodiments, the material of the top semiconductor layer may or may not be the same as the bottom semiconductor layer. In some embodiments, the semiconductor layers 210A may be undoped or substantially dopant-free. In other words, no intentional doping is performed when forming the semiconductor layers 210A. In some other embodiments, the semiconductor layers 210A may be doped with a p-type dopant or an n-type dopant. The number of the semiconductor layers 210A and 210B depends on the design requirements ofdevice 200. For example, it may comprise one to ten layers ofsemiconductor layers different semiconductor layers different semiconductor layers substrate 202 by a molecular beam epitaxy (MBE) process, a chemical vapor deposition (CVD) process, such as a metal organic CVD (MOCVD) process, and/or other suitable epitaxial growth processes. - Referring to
FIGS. 2A and 2B , asemiconductor layer 204 is formed in thesubstrate 202 and separating thesubstrate 202 into atop portion 202T and abottom portion 202B. Thesemiconductor layer 204 will serve as an etch stop layer (ESL) when removing thesubstrate 202 to form the power rail on the backside, and thus a material of thesemiconductor layer 204 is different from that of thesubstrate 202 and can provide a different oxidation rate and/or etching selectivity than thesubstrate 202. In some embodiment, thesemiconductor layer 204 comprises a semiconductor material including silicon (Si), germanium (Ge), silicon germanium (SiGe), other semiconductor material, or combinations thereof. For example, in the depicted embodiment, the material of thesemiconductor layer 204 is SiGe with a Ge concentration of more than about 15%. In some embodiments, thesemiconductor layer 204 is formed by an implantation process. For example, thesubstrate 202 is a silicon substrate, germanium ions are implanted into thesubstrate 202 with a desired dose and energy to be located beneath a surface silicon layer in thesubstrate 202, such that thesemiconductor layer 204 including SiGe is formed between thetop portion 202T and thebottom portion 202B of thesubstrate 202. In some embodiments, the implantation is performed before or after the formation of the alternatingsemiconductor layers FIG. 2B , in some embodiments, thesemiconductor layer 204 has a thickness H1 of about 10 nm to about 50 nm, such that it can effectively work as an ESL while not taking too much space in thesubstrate 202. In the following description, thesemiconductor layer 204 is considered as a portion of thesubstrate 202. - A
sacrificial layer 206 is formed between thesubstrate 202 and thelowermost semiconductor layer 210A. Thesacrificial layer 206 is going to be removed during the S/D trench formation and will be replaced by a bottom dielectric layer 230 (FIGS. 10A and 10B ) serving the self-align function. Thus, a material of thesacrificial layer 206 is different from thesubstrate 202 and the semiconductor layers 210A and 210B to provide different oxidation rates and/or etching selectivity in the later etching processes. In some embodiment, thesacrificial layer 206 comprises a semiconductor material including silicon (Si), germanium (Ge), silicon germanium (SiGe), other semiconductor material, or combinations thereof. In the depicted embodiment, the material of thesacrificial layer 206 is also SiGe but with a lower Ge concentration than the SiGe material of the semiconductor layers 210B. In some embodiments, a Ge concentration of thesacrificial layer 206 is about 10% to about 35%, while a Ge concentration of the semiconductor layers 210B is about 20% to about 50%. In some embodiment, thesacrificial layer 206 is also formed by an implantation process, similar as the implantation process to form thesemiconductor layer 204. Thesacrificial layer 206 may be formed before or after the formation of the alternatingsemiconductor layers semiconductor layer 204. As depicted inFIG. 2B , in some embodiments, thesacrificial layer 206 has a thickness H2 of about 6 nm to about 20 nm, such that the later formedbottom dielectric layer 230 has the thickness of about 6 nm to about 20 nm which can provide the effective self-align function. - Now referring to
FIGS. 1, 3A, 3B, 4A and 4B , atoperation 110, the alternatingsemiconductor layers stacks 210. Referring toFIGS. 3A and 3B , a photoresist and an etching process may be performed to the semiconductor layers 210A and 210B to form thestacks 210 in fin-shapes as illustrated. For example, first, a patterned photoresist mask is formed over the semiconductor device. The patterned photoresist mask exposes the fin positions according to the design requirement ofdevice 200. Subsequently, one or more etching processes are performed using the patterned photoresist mask to form thestacks 210. The etching process includes dry etching, wet etching, other suitable etching process, or combinations thereof. In the depicted embodiment, the one or more etching processes remove, along the patterned photoresist mask, the semiconductor layers 210A, 210B, as well as thesacrificial layer 206 and a part of thetop portion 202T of thesubstrate 202 to form trenches between the fin-shape stacks 210. - Thereafter, still referring to
FIGS. 3A and 3B , anisolation structure 208 is formed in the trenches between thestacks 210 to separate and isolate the active regions ofdevice 200. In some embodiments, one or more dielectric materials, such as silicon dioxide (SiO) and/or silicon nitride (SiN), is deposited over thesubstrate 202 along sidewalls of thestack 210. The dielectric material may be deposited by CVD (such as plasma enhanced CVD (PECVD)), physical vapor deposition (PVD), thermal oxidation, or other techniques. Subsequently, the dielectric material is recessed (for example, by etching and/or chemical mechanical polishing (CMP)) to form theisolation structure 208. In some embodiments, a top surface of theisolation structure 208 is substantially coplanar with or below a bottom surface of thesacrificial layer 206, as depicted inFIG. 3A . Subsequently, aliner layer 212 is formed over theisolation structure 208, along the sidewalls and over the top surfaces of thestacks 210. In some embodiments, theliner layer 212 may include a dielectric material such as SiO, SiN, SiON, and/or other dielectric material. In some embodiments, theliner layer 212 is formed by ALD, CVD, PVD, other deposition process, or combinations thereof. - Then, referring to
FIGS. 4A and 4B , dummy gate structures 220-1 and 220-2 (both referred to as dummy gate statures 220) are formed over thestacks 210. Each dummy gate structure 220 serves as a placeholder for subsequently forming a metal gate structure. In some embodiments, the dummy gate structures 220 extend along the Y-direction and traverserespective stacks 210. The dummy gate structures 220 cover the channel regions of thestacks 210 which interpose the source regions and the drain regions (both referred to as S/D regions). Each of the dummy gate structures 220 may include various dummy layers. for example, a dummy gate electrode 214 (including polysilicon), one or more hard mask layers 216 and 218 (including a dielectric material such as SiN, silicon carbonitride (SiCN), SiO, etc.), and/or other suitable layers. The dummy gate structures 220 are formed by deposition processes, lithography processes, etching processes, other suitable processes, or combinations thereof. For example, different dummy layers are deposited over thestacks 210. A lithography process is then performed to form a mask covering the channel regions of thestacks 210. Thereafter, the different dummy layers are etched using the lithography mask to form the dummy gate structures 220. And, the lithography mask is removed using any proper method. -
Gate spacers 222 are formed along the sidewalls of the dummy gate structures 220 over thestack 210. In some embodiments, thegate spacers 222 comprise a dielectric material, such as SiO, SiN, silicon oxynitride (SiON), silicon carbide (SiC), other dielectric material, or a combination thereof. The gate spacers 222 are formed by any suitable process(es). For example, first, a spacer layer comprising the dielectric material is deposited (for example, by atomic layer deposition (ALD), CVD, PVD, or other proper process) over theisolation structure 208 and along sidewalls and over top surfaces of the dummy gate structures 220. Subsequently, the spacer layer is anisotropically etched to remove the portions in the X-Y plane (the plane in which the top surface of thesubstrate 202 is). The remaining portions of the spacer layer then become thegate spacers 222. - Thereafter, S/D regions of the
stack 210 may be recessed along sidewalls of thegate spacers 222 to form S/D trenches stacks 210. In the depicted embodiment, a source region is between the gate structures 220-1 and 220-2 and drains regions are along sidewalls of the dummy gate structures 220-1 and 220-2 away from each other. Thus, thesource trench 224S is a source trench over the source region of the stack 210 (i.e.source trench 224S); and thedrain trenches 224D are drain trenches over the drain region of the stack 210 (i.e.drain trench 224D). In some other embodiments, the region between the gate structures 220-1 and 220-2 may be a drain region, thus the trench formed therebetween is a drain trench; and the regions along sidewalls of the dummy gate structures 210-1 and 210-2 away from each other are source regions, thus the trenches formed there are sources trenches. In some embodiments, the S/D regions of thestack 210 are recessed by a S/D etching process performed along thegate spacers 222 to form the S/D trenches 224. The S/D etching process may be a dry etch (such as a reactive ion etching (RIE) process), a wet etch, or combinations thereof. The duration of the S/D etching process is controlled such that the sidewalls of each semiconductor layers 210A and 210B are exposed in the S/D trenches. In some other embodiments, the S/D etching process stops on thelowermost semiconductor layer 210A, such that thelowermost semiconductor layer 210A is not substantially etched, as depicted inFIG. 4B . - Now referring to
FIGS. 1, 5A, 5B, 6A and 6B , atoperation 115, thesource trench 224S between the dummy gate structures 220-1 and 220-2 is further recessed, while thedrain trenches 224D are substantially unaffected. Referring toFIGS. 5A and 5B , a patternedphotoresist mask 226 is formed over thedevice 200. The patternedphotoresist mask 226 expose thesource trench 224S between the dummy gate structures 220-1 and 220-2 and fills in thedrain trenches 224D along sidewalls of the dummy gate structures 220-1 and 220-2 away from each other. Referring toFIGS. 6A and 6B , a further S/D etching process is performed, using the patternedphotoresist mask 226 as a mask, such that thesource trench 224S is further recessed while thedrain trenches 224D remain substantially unchanged. As depicted inFIG. 6B , a bottom surface of thesource trench 224S is below a bottom surface of thesacrificial layer 206, while a bottom surface of thedrain trenches 224D is above a top surface of thesacrificial layer 206. In other words, thesacrificial layer 206 is separated in the source region between the dummy gate structures 220-1 and 220-2, and sidewalls of thesacrificial layer 206 are exposed in the further recessedsource trench 224S. The patternedphotoresist mask 226 is then removed after the further recessing of thesource trench 224S. - Now referring to
FIGS. 1, 7A, 7B, 8A, and 8B , atoperation 120,inner spacers 228 are formed between the edges of the semiconductor layers 210A. Referring toFIGS. 7A and 7B , the exposed portions (edges) of the semiconductor layers 210B in the S/D trenches 224 are selectively removed by a suitable etching process to form gaps between the semiconductor layers 210A. In other words, edges of the semiconductor layers 210A are suspended in the S/D trenches 224. Due to the different oxidation rates and/or etching selectivities of the materials of the semiconductor layers 210A (for example, Si), 210B (for example, SiGe with a higher Ge concentration), and the sacrificial layer 206 (for example, SiGe with a lower Ge concentration), only exposed portions (edges) of the semiconductor layers 210B are removed, while the semiconductor layers 210A and thesacrificial layer 206 remain substantially unchanged. In some embodiments, the selective removal of the exposed portions of the semiconductor layers 210B may include an oxidation process followed by a selective etching process. For example, the edge portions of the semiconductor layers 210B are first selectively oxidized to include a material of SiGeO. Then, a selective etching process is performed to remove the SiGeO with a suitable etchant such as ammonium hydroxide (NH4OH) or hydro fluoride (HF). The duration of the oxidation process and the selective etching process can be controlled such that only edge portions of the semiconductor layers 210B are selectively removed. In some embodiments, when removing the edge portions of the semiconductor layers 210B, portions of thebottom semiconductor layers 210A exposed in thedrain trenches 224D may also be removed. - Subsequently, referring to
FIGS. 8A and 8B ,inner spacers 228 are formed to fill in the gaps between the semiconductor layers 210A. Theinner spacers 228 comprise a dielectric material that is similar to the material of thegate spacers 222, such as SiO, SiN, SiON, SiC, or combinations thereof. The dielectric material of the inner spacers may be deposited in the S/D trenches 224 and in the gaps between the edges of thesemiconductor layers 210A by CVD, PVD, ALD, or combinations thereof. Extra dielectric material is then removed along sidewalls of thegate spacers 222 until the sidewalls of the semiconductor layers 210A are exposed in the S/D trenches 224. - Now referring to
FIGS. 1, 9A, 9B, 10A, and 10B , atoperation 125, thesacrificial layer 206 is removed and replaced with abottom dielectric layer 230. Referring toFIGS. 9A and 9B , since the sidewalls of thesacrificial layer 206 are exposed in thesource trench 224S, thesacrificial layer 206 can be selectively removed from thesource trench 224S. As mentioned above, the material of thesacrificial layer 206 can provide different oxidation rate and/or etching selectivity than the semiconductor layers 210A and 210B, and the semiconductor layers 210B are protected by theinner spacers 228, thus the selective removing process only removes thesacrificial layer 206 and forms a gap between thesubstrate 202 and thestacks 210. The selective removing process is similar as the process(es) to remove the edge portions of the semiconductor layers 210B. - Thereafter, referring to
FIGS. 10A and 10B , still atoperation 125, thebottom dielectric layer 230 is formed in the gap between thesubstrate 202 and thestacks 210 to replace the removedsacrificial layer 206. In some embodiments, thebottom dielectric layer 230 includes a material such as SiO, SiN, SiCN, silicon oxycarbonitride (SiOCN), metal oxide, other dielectric material, or combinations thereof. In some embodiments, the dielectric material of thebottom dielectric layer 230 is first deposited, from the opening of thesource trench 224S, in the gap and in the bottom portion of thesource trench 224S by a suitable deposition process, for example, CVD, PVD, ALD, other deposition process, or a combination thereof. Then, an anisotropic etching is performed to remove the dielectric material in the bottom portion of thesource trench 224S. The anisotropic etching includes dry etching, wet etching, or combinations thereof. The remained dielectric material after the anisotropic etching forms thebottom dielectric layer 230. As depicted inFIG. 10B , sidewalls of thebottom dielectric layer 230 are exposed in thesource trench 224S. In other words, thebottom dielectric layer 230 is separated in the source region of thestacks 210, but is extended under the drain regions of thestacks 210. Therefore, the later formedepitaxial feature 232S in the source region may contact the later formed via 250 through thebottom dielectric layer 230 in a self-aligned manner (FIG. 20B ). In some embodiments, a thickness of thebottom dielectric layer 230 is the same as the thickness H2 of thesacrificial layer 206, which is about 6 nm to about 20 nm. - Now referring to
FIGS. 1, 11A, and 11B , atoperation 130, epitaxial S/D features 232S and 232D (all referred to as epitaxial S/D features 232) are formed in the S/D trenches 224. In the depicted embodiment, theepitaxial source feature 232S is epitaxial grown in thesource trench 224S and theepitaxial drain features 232D are epitaxial grown in thedrain trenches 224D, respectively. In some embodiments, the epitaxial S/D features 232 may comprise a semiconductor material such as Si or Ge; a compound semiconductor such as SiGe, SiC, gallium arsenide (GaAs), etc.; an alloy semiconductor; or combinations thereof. An epitaxy process may be implemented to epitaxially grow the S/D features 232. The epitaxy process may comprise CVD deposition (for example, vapor-phase epitaxy (VPE), ultra-high vacuum CVD (UHV-CVD), low-pressure CVD (LPCVD), and/or plasma-enhanced (PECVD)), molecular beam epitaxy (MBE), other suitable selective epitaxial growth (SEG) processes, or combinations thereof. The epitaxial S/D features 232 may be doped with n-type dopants and/or p-type dopants. In some embodiments, the epitaxial S/D features 232 may comprise multiple epitaxial semiconductor layers, and different epitaxial semiconductor layers are different in amount of dopant comprised therein. As depicted inFIG. 11B , theepitaxial source feature 232S has a bottom surface below the bottom surface of thebottom dielectric layer 230 and contacts thesubstrate 202. Referring toFIG. 11B , the bottom surface of theepitaxial source feature 232S has a width W1. In some embodiments, the width W1 is more than about 10 nm. Theepitaxial drain features 232D have bottom surfaces contacting thebottom dielectric layer 230. In other words, the epitaxial source feature 232S punches through thebottom dielectric layer 230 and connect to thetop portion 202T of thesubstrate 202, while theepitaxial drain features 232D are separated from thesubstrate 202 by thebottom dielectric layer 230. - Now referring to
FIGS. 1, 12A, 12B, 13A, 13B, 14A, and 14B , atoperation 135, a metal gate replacement process is performed to replace the dummy gate structures 220-1 and 220-2 with metal gate structures 240-1 and 240-2, respectively. Both metal gate structures 240-1 and 240-2 are referred to as metal gate structures 240. The metal gate replacement process includes various processing steps. For example, first, an interlayer dielectric (ILD)layer 234 is formed over thesubstrate 202. As illustrated inFIGS. 12A and 12B , theILD layer 234 is disposed along thegate spacers 222 and over theisolation structure 208 and the epitaxial S/D features 232. In some embodiments, an etch stop layer (ESL) 236 is deposited before theILD layer 234 and between theILD layer 234 and theisolation structure 208 and between theILD layer 234 and the epitaxial S/D features 232. In some embodiments, theESL 236 includes a dielectric material such as SiO, SiON, SiN, SiCN, SiOC, SiOCN, other suitable materials, or combinations thereof. In some embodiments, theILD layer 234 comprises a low-k (K<3.9) dielectric material, such as tetraethylorthosilicate (TEOS), un-doped silicate glass, or doped silicon oxide such as borophosphosilicate glass (BPSG), fluorosilicate glass (FSG), phosphosilicate glass (PSG), boron doped silicon glass (BSG), other suitable dielectric materials, or combinations thereof. TheESL 236 and theILD layer 234 may be formed by deposition processes such as CVD, flowable CVD (FCVD), spin-on-glass (SOG), other suitable methods, or combinations thereof. - Thereafter, the dummy gate structures 220 are removed to form
gate trenches 238 exposing the channel regions of thestacks 210. In some embodiments, removing the dummy gate structures 220 comprises one or more etching processes, such as wet etching, dry etching, reactive-ion etching (RIE), or other etching techniques. In some embodiments, top portions of theESL 236, theILD layer 234, and thespacer 222 are also removed atoperation 135. The semiconductor layers 210A and 210B are then exposed in thegate trenches 238. - Subsequently, referring to
FIGS. 13A and 13B , the semiconductor layers 210B are selectively removed from thegate trenches 238. Due to the different materials of the semiconductor layers 210A and 210B, the semiconductor layers 210B are removed by a selective oxidation/etching process similar as those to remove the edge portions of the semiconductor layers 210B or thesacrificial layer 206. In some embodiments, the semiconductor layers 210A are slightly etched or not etched during theoperation 135. Thereby, the semiconductor layers 210A are suspended in the channel region of thestacks 210 and stacked up along a direction (Z-direction) generally perpendicular to a top surface of the substrate 202 (X-Y plane). The suspendedsemiconductor layers 210A are also referred to as channel semiconductor layers 210A. - Then, referring to
FIGS. 14A and 14B , metal gate structures 240 are formed in the channel regions of thestacks 210. The metal gate structures 240 wrap each of the suspendedsemiconductor layers 210A. And each metal gate structure 240 includes aninterfacial layer 242, agate dielectric layer 244, ametal gate electrode 246, and other metal gate layers. In some embodiments, theinterfacial layer 242 includes any suitable material, for example, SiO. Thegate dielectric layer 244 includes a high-k (K>3.9) dielectric material, such as HfO2, HfSiO, HfSiO4, HfSiON, HfLaO, HfTaO, HfTiO, HfZrO, HfAlOx, ZrO, ZrO2, ZrSiO2, AlO, AlSiO, Al2O3, TiO, TiO2, LaO, LaSiO, Ta2O3, Ta2O5, Y2O3, SrTiO3, Ba7rO, BaTiO3 (BTO), (Ba,Sr)TiO3 (BST), Si3N4, hafnium dioxide-alumina (HfO2-Al2O3) alloy, other suitable high-k dielectric material, or combinations thereof. In some embodiments, theinterfacial layer 242 and thegate dielectric layer 244 are deposited by CVD, PVD, ALD, and/or other suitable method. Themetal gate electrodes 246 are then filled in the spaces between thegate dielectric layer 244. Eachmetal gate electrode 246 includes one or more work function metal (WFM) layers and a bulk metal. The WFM layer is configured to tune a work function of its corresponding transistor to achieve a desired threshold voltage Vt. And, the bulk metal is configured to serve as the main conductive portion of the functional gate structure. In some embodiments, the material of the WFM layer may include TiAl, TiAlC, TaAlC, TiAlN, TiN, TSN, TaN, WCN, Mo, other materials, or combinations thereof. The bulk metal may include Al, W, Cu, or combinations thereof. The various layers of themetal gate electrodes 246 may be formed by any suitable method, such as CVD, ALD, PVD, plating, chemical oxidation, thermal oxidation, other suitable methods, or combinations thereof. Thereafter, one or more polishing processes (for example, CMP) are applied to remove any excess conductive materials and planarize the top surface of thedevice 200. - Now referring to
FIGS. 1, 15A, and 15B , atoperation 140,various interconnection structures 247 are formed over the top (i.e. the front side) of thedevice 200. In some embodiments, thevarious interconnection structures 247 may include dielectric ESL, ILD layers, conductive S/D contacts, vias, metal lines, and/or other structures, configured to connect the various features to form a functional circuit that may include one or more multi-gate devices. Theinterconnection structures 247 are simplified in the later drawings. - Now referring to
FIGS. 1, 16A, 16B, 17A, 17B, 18A, and 18B , atoperation 145, portions of thesubstrate 202 below theisolation structure 208 are removed from the bottom (i.e. the backside) of thedevice 200. For the convenience of discussion,FIGS. 15A and 15B and the following figures show thedevice 200 in an upside-down direction. The removal of the portions of thesubstrate 202 includes various steps. For example, referring toFIGS. 16A and 16B , thebottom portion 202B of thesubstrate 202 is removed until thesemiconductor layer 204 is exposed (i.e. thesemiconductor layer 204 is served as an ESL). In some embodiments, thebottom portion 202B of thesubstrate 202 is removed by a CMP or other planarization process. In some further embodiments, the removal of thebottom portion 202B of thesubstrate 202 involves an etching process, such as wet etching, dry etching, other etching process, or a combination thereof. - Thereafter, referring to
FIGS. 17A and 17B , thesemiconductor layer 204 is selectively removed since it includes a material (for example, SiGe with Ge concentration of more than about 15%) has a different selectivity from thesubstrate 202. The selective removal of thesemiconductor layer 204 is similar as the aforementioned selective oxidation/etching process to remove the semiconductor layers 210B and thesacrificial layer 206. - Thereafter, referring to
FIGS. 18A and 18B , thetop portion 202T of thesubstrate 202 below theisolation structure 208 is removed to expose theisolation structure 208 from the bottom of thedevice 200. Similar as the removal of thebottom portion 202B, thetop portion 202T of thesubstrate 202 may be removed by a planarization process (for example, CMP) and/or an etching process (for example, wet etching, dry etching, or combinations thereof). - Now referring to
FIGS. 1, 19A and 19B , atoperation 150, the remained portions of thesubstrate 202 between theisolation structure 208 are selectively removed to form viatrenches 248. In some embodiments, before removing the remained portions of thesubstrate 202, a lithography hard mask is formed to cover the electrostatic discharge (ESD) region(s) of thedevice 200, such that the followingoperations including operations device 200. Thesubstrate 202 includes a material having a different selectivity from theisolation structure 208, thebottom dielectric layer 230, and the epitaxial S/D features 232, thus the remained portions of thesubstrate 202 can be selectively removed, for example, by a selective etching process. Therefore, viatrenches 248 are formed between theisolation structure 208. As depicted inFIG. 19A , thebottom dielectric layer 230 and the bottom surface of the epitaxial source feature 232S are exposed from the viatrenches 248. Referring toFIG. 19B , the width of the exposed bottom surface of theepitaxial source feature 232S is W1, which is more than about 10 nm. The bottom surfaces of the metal gate structures 240 and the epitaxial drain features 232D in the drain regions are blocked by thebottom dielectric layer 230 and thus are not exposed. Therefore, thebottom dielectric layer 230 can serve as a self-align layer to decide the contacting position of the later formedpower rail vias 250 and theepitaxial source feature 232S, i.e. the power rail vias 250 only contact the epitaxial S/D feature in the source region (epitaxial source feature 232S), not those in the drain region (epitaxial drain features 232D) and not the metal gate structures 240. - Now referring to
FIGS. 1, 20A and 20B , atoperation 155, power rail vias 250 are formed in the viatrenches 248. In some embodiments, the power rail vias 250 includes a conductive material such as W, Ru, Co, Cu, Mo, Ni, Ti, TiN, Ta, TaN, other conductive material, or combinations thereof. In some embodiments, the conductive material of the power rail vias 250 are deposited by any suitable process in the viatrenches 248 and contacting thebottom dielectric layer 230. And a planarization process (for example, CMP) is performed to remove the excess conductive material and expose thebottom dielectric layer 230. Thereby, the remained conductive material forms thevias 250. In some embodiments, asilicide layer 252 is formed between the epitaxial source feature 232S and the power rail vias 250 to reduce the parasitic resistance therebetween. For example, an annealing process may be performed to form thesilicide layer 252 between thevias 250 and theepitaxial source feature 232S. The heat causes the constituents of the epitaxial source feature 232S to react with thepower rail vias 250, thus thesilicide layer 252 may include the conductive material of thepower rail vias 250 and the constituent of theepitaxial source feature 232S, for example, TiSi, CoSi, MoSi, and etc. Referring toFIG. 20A , a width of the contact portion between the epitaxial source feature 232S and the power rail via 250 is W1, which is more than about 10 nm. - Now referring to
FIGS. 1, 21A and 21B , atoperation 160,power rail 260 is formed on the bottom (i.e. the backside) of thedevice 200. In some embodiments, thepower rail 260 includes a conductive material such as Cu, Al, Co, W, Ti, Ta, Ru, other metal material, or combinations thereof. Thepower rail 260 may be formed by any suitable method, such as CVD, ALD, PVD, plating, chemical oxidation, thermal oxidation, other suitable methods, or combinations thereof. And, the shape of thepower rail 260 can be patterned via a photoresist and/or etching process according to the design requirements of thedevice 200. - Now referring to
FIGS. 1, 22A and 22B , atoperation 165, other backside contact features 270 are formed such that theepitaxial source feature 232S can connect to the corresponding power supply (for example, Vdd) through the self-alignedpower rail vias 250 and thepower rail 260. - In a convention power rail scheme, due to the process limitation and fabrication constraint, overlay shifting issues may happen during the formation of the power rail vias, thus short circuit issues may occur between the power rail and the metal gate, and/or between the source and drain regions. However, in the present disclosure, a bottom dielectric layer is formed under the channel region and extends to the S/D regions. The bottom dielectric layer leaves an opening exposing only one type of the epitaxial S/D features (for example, the source feature), thereby power rail via can contact the exposed type of the S/D features in a self-aligned manner. Thus, the short circuit issues can be mitigated.
- Although not intended to be limiting, one or more embodiments of the present disclosure provide many benefits to an integrated circuit and a formation process thereof. For example, embodiments of the present disclosure provide a semiconductor device including a bottom dielectric layer below the channel regions and extends below one type of the S/D regions (for example, the drain regions). The bottom dielectric layer provides an opening at the bottom of one type of the S/D features (for example, the source features) and isolates the other type of the S/D features (for example, the drain features) and the metal gate from the backside power rails. Thus, the power rails only contact the exposed S/D features through the self-aligned vias and the short circuits issues between the power rails and the metal gate and between the source features and the drain features can be mitigated. Therefore, the reliability and the performance of the semiconductor device is improved.
- The present disclosure provides for many different embodiments. Semiconductor device having backside self-aligned power rail and methods of fabrication thereof are disclosed herein. An exemplary semiconductor device comprises a dielectric layer formed over a conductive feature; a semiconductor stack formed over the dielectric layer, wherein the semiconductor stack including semiconductor layers stacked up and separated from each other; a first metal gate structure and a second metal gate structure formed over a channel region of the semiconductor stack, wherein the first metal gate structure and the second metal gate structure wrap each of the semiconductor layers of the semiconductor stack; and a first epitaxial feature disposed between the first metal gate structure and the second metal gate structure over a first source/drain region of the semiconductor stack, wherein the first epitaxial feature extends through the dielectric layer and contacts the conductive feature
- In some embodiments, the exemplary semiconductor device further comprises a power rail formed below the conductive feature, wherein the power rail electrically contacts the first epitaxial feature via the conductive feature.
- In some embodiments, the exemplary semiconductor device further comprises a second epitaxial feature disposed over a second source/drain region of the semiconductor stack, wherein a bottom surface of the second epitaxial feature is over a top surface of the dielectric layer.
- In some embodiments, the exemplary semiconductor device further comprises an isolation feature disposed along sidewalls of the conductive feature and separating active regions of the semiconductor device.
- In some embodiments, a thickness of the dielectric layer is about 6 nm to about 20 nm. In some embodiments, a width of a contact portion between the conductive feature and the first epitaxial feature is more than about 10 nm. In some embodiments, the first epitaxial feature includes a silicide layer formed at a bottom surface of the first epitaxial feature contacting the conductive feature.
- A method of forming a semiconductor device comprises forming a semiconductor stack over a substrate, wherein the semiconductor stack includes a sacrificial layer, and first semiconductor layers and second semiconductor layers alternately stacked up over the sacrificial layer, and each of a material of the first semiconductor layers, a material of the second semiconductor layers, and a material of the sacrificial layer provides a different etching selectivity; forming a first dummy gate structure and a second dummy gate structure over the semiconductor stack; forming a first source/drain (S/D) trench between the first dummy gate structure and the second dummy gate structure, wherein the first S/D trench extends below the sacrificial layer; replacing the sacrificial layer with a dielectric layer; and epitaxially growing a first epitaxial feature in the first S/D trench, wherein a bottom portion of the first epitaxial feature separates the dielectric layer between the first dummy gate structure and the second dummy gate structure.
- In some embodiments, the exemplary method further comprises forming an isolation feature around a lower portion of the semiconductor stack to isolate active regions of the semiconductor device; selectively removing the second semiconductor layers; replacing the first dummy gate structure with a first metal gate structure and replacing the second dummy gate structure a second metal gate structure, wherein the first metal gate structure and the second metal gate structure wrap each of the first semiconductor layers; removing the substrate and the lower portion of the semiconductor stack to form an opening in the isolation feature, wherein the dielectric layer and the bottom portion of the first epitaxial feature are exposed from the opening; and forming a conductive feature below the dielectric layer and the bottom portion of the first epitaxial feature in the opening. In some embodiments, the exemplary method further comprises forming a power rail below and contacting the conductive feature. In some embodiments, a top surface of the isolation feature is below a bottom surface of the sacrificial layer.
- In some embodiments, the exemplary method further comprises depositing an etch stop layer (ESL) in the substrate below the sacrificial layer, wherein the ESL separates the substrate to a first portion above the ESL and below the isolation feature and a second portion below the ESL; wherein the removing the substrate and the lower portion of the semiconductor stack includes removing the second portion of the substrate to expose the ESL; selectively removing the ESL; removing the first portion of the substrate to expose the isolation feature; and selectively removing the lower portion of the semiconductor stack to form the opening in the isolation feature.
- In some embodiments, the forming the first S/D trench between the first dummy gate structure and the second dummy gate structure includes removing a portion of the semiconductor stack along sidewalls of the first dummy gate structure and the second dummy gate structure to form a first S/D trench between the first dummy gate structure and the second dummy gate structure; and further recessing the first S/D trench such that a bottom surface of the first S/D trench is below a bottom surface of the sacrificial layer. In some embodiments, the exemplary method further comprises removing a portion of the semiconductor stack along a sidewall of the second dummy gate structure away from the first dummy gate structure to form a second S/D trench, wherein a bottom surface of the second S/D trench is above a top surface of the sacrificial layer; and epitaxially growing a second epitaxial feature in the second S/D trench, wherein a bottom surface of the second epitaxial feature is above a top surface of the sacrificial layer.
- In some embodiments, the replacing the sacrificial layer with the dielectric layer includes selectively removing the sacrificial layer from the first S/D trench to form a gap; depositing a dielectric material in the gap; and removing a portion of the dielectric material in the first S/D trench such that the first S/D trench extending through the dielectric material.
- Another method of forming a semiconductor device comprises forming a sacrificial layer over a substrate; alternately depositing first semiconductor layers and second semiconductor layers over the sacrificial layer, wherein each of a material of the first semiconductor layers, a material of the second semiconductor layers, and a material of the sacrificial layer provides a different etching selectivity; patterning the first semiconductor layers, the second semiconductor layers, the sacrificial layer, and a top portion of the substrate to form a semiconductor stack; forming a first dummy gate structure and a second dummy gate structure over the semiconductor stack; etching along sidewalls of the first dummy gate structure and the second dummy gate structure to form a first source/drain (S/D) trench between the first dummy gate structure and the second dummy gate structure, and a second S/D trench along a sidewall of the second dummy gate structure away from the first dummy gate structure, wherein bottom surfaces of the first S/D trench and the second S/D trench are above the sacrificial layer; further etching the first S/D trench such that the bottom surface of the first S/D trench is below a bottom surface of the sacrificial layer, while keeping the second S/D trench unchanged; replacing the sacrificial layer with a dielectric layer; and epitaxially growing a first epitaxial feature in the first S/D trench and a second epitaxial feature in the second S/D trench.
- In some embodiments, the method further comprises selectively removing the second semiconductor layers; replacing the first dummy gate structure with a first metal gate structure and replacing the second dummy gate structure a second metal gate structure, wherein the first and second metal gate structures wrap each of the first semiconductor layers; removing the substrate to expose the first epitaxial feature and the dielectric layer; and forming a conductive feature contacting the dielectric layer and the first epitaxial feature.
- In some embodiments, the method further comprises forming an isolation feature around a lower portion of the semiconductor stack, wherein a top surface of the isolation feature is below a bottom surface of the sacrificial layer; wherein the removing the substrate includes removing a bottom portion of the substrate to expose the isolation feature; and removing the top portion of the substrate to form an opening in the isolation feature to expose the first epitaxial feature and the dielectric layer.
- In some embodiments, the further etching the first S/D trench includes forming a patterned photoresist layer over the first dummy gate structure and the second dummy gate structure, wherein the patterned photoresist layer exposes the first S/D trench; and removing a portion of the sacrificial layer between the first dummy gate structure and the second dummy gate structure through the patterned photoresist layer. In some embodiments, a width of a removed portion of the sacrificial layer is more than about 10 nm.
- The foregoing outlines features of several embodiments so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.
Claims (20)
1. A semiconductor device comprising:
a dielectric layer formed over a conductive feature;
a semiconductor stack formed over the dielectric layer, wherein the semiconductor stack including semiconductor layers stacked up and separated from each other;
a first metal gate structure and a second metal gate structure formed over a channel region of the semiconductor stack, wherein the first metal gate structure and the second metal gate structure wrap each of the semiconductor layers of the semiconductor stack; and
a first epitaxial feature disposed between the first metal gate structure and the second metal gate structure over a first source/drain region of the semiconductor stack, wherein the first epitaxial feature extends through the dielectric layer and contacts the conductive feature.
2. The semiconductor device of claim 1 , further comprising a power rail formed below the conductive feature, wherein the power rail electrically contacts the first epitaxial feature via the conductive feature.
3. The semiconductor device of claim 1 , further comprising a second epitaxial feature disposed over a second source/drain region of the semiconductor stack, wherein a bottom surface of the second epitaxial feature is over a top surface of the dielectric layer.
4. The semiconductor device of claim 1 , further comprising an isolation feature disposed along sidewalls of the conductive feature and separating active regions of the semiconductor device.
5. The semiconductor device of claim 1 , wherein a thickness of the dielectric layer is about 6 nm to about 20 nm.
6. The semiconductor device of claim 1 , wherein a width of a contact portion between the conductive feature and the first epitaxial feature is more than about 10 nm.
7. The semiconductor device of claim 1 , wherein the first epitaxial feature includes a silicide layer formed at a bottom surface of the first epitaxial feature contacting the conductive feature.
8. A method of forming a semiconductor device, comprising:
forming a semiconductor stack over a substrate, wherein the semiconductor stack includes a sacrificial layer, and first semiconductor layers and second semiconductor layers alternately stacked up over the sacrificial layer, and each of a material of the first semiconductor layers, a material of the second semiconductor layers, and a material of the sacrificial layer provides a different etching selectivity;
forming a first dummy gate structure and a second dummy gate structure over the semiconductor stack;
forming a first source/drain (S/D) trench between the first dummy gate structure and the second dummy gate structure, wherein the first S/D trench extends below the sacrificial layer;
replacing the sacrificial layer with a dielectric layer; and
epitaxially growing a first epitaxial feature in the first S/D trench, wherein a bottom portion of the first epitaxial feature separates the dielectric layer between the first dummy gate structure and the second dummy gate structure.
9. The method of claim 8 , further comprising:
forming an isolation feature around a lower portion of the semiconductor stack to isolate active regions of the semiconductor device;
selectively removing the second semiconductor layers;
replacing the first dummy gate structure with a first metal gate structure and replacing the second dummy gate structure a second metal gate structure, wherein the first metal gate structure and the second metal gate structure wrap each of the first semiconductor layers;
removing the substrate and the lower portion of the semiconductor stack to form an opening in the isolation feature, wherein the dielectric layer and the bottom portion of the first epitaxial feature are exposed from the opening; and
forming a conductive feature below the dielectric layer and the bottom portion of the first epitaxial feature in the opening.
10. The method of claim 9 , further comprising:
forming a power rail below and contacting the conductive feature.
11. The method of claim 9 , wherein a top surface of the isolation feature is below a bottom surface of the sacrificial layer.
12. The method of claim 8 , further comprising:
depositing an etch stop layer (ESL) in the substrate below the sacrificial layer, wherein the ESL separates the substrate to a first portion above the ESL and below the isolation feature and a second portion below the ESL;
wherein the removing the substrate and the lower portion of the semiconductor stack includes:
removing the second portion of the substrate to expose the ESL;
selectively removing the ESL;
removing the first portion of the substrate to expose the isolation feature; and
selectively removing the lower portion of the semiconductor stack to form the opening in the isolation feature.
13. The method of claim 8 , wherein the forming the first S/D trench between the first dummy gate structure and the second dummy gate structure includes:
removing a portion of the semiconductor stack along sidewalls of the first dummy gate structure and the second dummy gate structure to form a first S/D trench between the first dummy gate structure and the second dummy gate structure; and
further recessing the first S/D trench such that a bottom surface of the first S/D trench is below a bottom surface of the sacrificial layer.
14. The method of claim 13 , further comprising:
removing a portion of the semiconductor stack along a sidewall of the second dummy gate structure away from the first dummy gate structure to form a second S/D trench, wherein a bottom surface of the second S/D trench is above a top surface of the sacrificial layer; and
epitaxially growing a second epitaxial feature in the second S/D trench, wherein a bottom surface of the second epitaxial feature is above a top surface of the sacrificial layer.
15. The method of claim 8 , wherein the replacing the sacrificial layer with the dielectric layer includes:
selectively removing the sacrificial layer from the first S/D trench to form a gap;
depositing a dielectric material in the gap; and
removing a portion of the dielectric material in the first S/D trench such that the first S/D trench extending through the dielectric material.
16. A method of forming a semiconductor device, comprising:
forming a sacrificial layer over a substrate;
alternately depositing first semiconductor layers and second semiconductor layers over the sacrificial layer, wherein each of a material of the first semiconductor layers, a material of the second semiconductor layers, and a material of the sacrificial layer provides a different etching selectivity;
patterning the first semiconductor layers, the second semiconductor layers, the sacrificial layer, and a top portion of the substrate to form a semiconductor stack;
forming a first dummy gate structure and a second dummy gate structure over the semiconductor stack;
etching along sidewalls of the first dummy gate structure and the second dummy gate structure to form a first source/drain (S/D) trench between the first dummy gate structure and the second dummy gate structure, and a second S/D trench along a sidewall of the second dummy gate structure away from the first dummy gate structure, wherein bottom surfaces of the first S/D trench and the second S/D trench are above the sacrificial layer;
further etching the first S/D trench such that the bottom surface of the first S/D trench is below a bottom surface of the sacrificial layer, while keeping the second S/D trench unchanged;
replacing the sacrificial layer with a dielectric layer; and
epitaxially growing a first epitaxial feature in the first S/D trench and a second epitaxial feature in the second S/D trench.
17. The method of claim 16 , further comprising:
selectively removing the second semiconductor layers;
replacing the first dummy gate structure with a first metal gate structure and replacing the second dummy gate structure a second metal gate structure, wherein the first and second metal gate structures wrap each of the first semiconductor layers;
removing the substrate to expose the first epitaxial feature and the dielectric layer; and
forming a conductive feature contacting the dielectric layer and the first epitaxial feature.
18. The method of claim 16 , further comprising:
forming an isolation feature around a lower portion of the semiconductor stack, wherein a top surface of the isolation feature is below a bottom surface of the sacrificial layer;
wherein the removing the substrate includes:
removing a bottom portion of the substrate to expose the isolation feature; and
removing the top portion of the substrate to form an opening in the isolation feature to expose the first epitaxial feature and the dielectric layer.
19. The method of claim 16 , wherein the further etching the first S/D trench includes:
forming a patterned photoresist layer over the first dummy gate structure and the second dummy gate structure, wherein the patterned photoresist layer exposes the first S/D trench; and
removing a portion of the sacrificial layer between the first dummy gate structure and the second dummy gate structure through the patterned photoresist layer.
20. The method of claim 19 , wherein a width of a removed portion of the sacrificial layer is more than about 10 nm.
Priority Applications (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US17/199,629 US11444170B1 (en) | 2021-03-12 | 2021-03-12 | Semiconductor device with backside self-aligned power rail and methods of forming the same |
TW110136432A TW202236516A (en) | 2021-03-12 | 2021-09-30 | Semiconductor device |
CN202210237891.7A CN114883263A (en) | 2021-03-12 | 2022-03-11 | Semiconductor device with a plurality of semiconductor chips |
US17/871,509 US11916125B2 (en) | 2021-03-12 | 2022-07-22 | Semiconductor device with backside self-aligned power rail and methods of forming the same |
US18/588,727 US20240250141A1 (en) | 2021-03-12 | 2024-02-27 | Semiconductor device with backside self-aligned power rail and methods of forming the same |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US17/199,629 US11444170B1 (en) | 2021-03-12 | 2021-03-12 | Semiconductor device with backside self-aligned power rail and methods of forming the same |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US17/871,509 Continuation US11916125B2 (en) | 2021-03-12 | 2022-07-22 | Semiconductor device with backside self-aligned power rail and methods of forming the same |
Publications (2)
Publication Number | Publication Date |
---|---|
US11444170B1 US11444170B1 (en) | 2022-09-13 |
US20220293759A1 true US20220293759A1 (en) | 2022-09-15 |
Family
ID=82667236
Family Applications (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US17/199,629 Active US11444170B1 (en) | 2021-03-12 | 2021-03-12 | Semiconductor device with backside self-aligned power rail and methods of forming the same |
US17/871,509 Active US11916125B2 (en) | 2021-03-12 | 2022-07-22 | Semiconductor device with backside self-aligned power rail and methods of forming the same |
US18/588,727 Pending US20240250141A1 (en) | 2021-03-12 | 2024-02-27 | Semiconductor device with backside self-aligned power rail and methods of forming the same |
Family Applications After (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US17/871,509 Active US11916125B2 (en) | 2021-03-12 | 2022-07-22 | Semiconductor device with backside self-aligned power rail and methods of forming the same |
US18/588,727 Pending US20240250141A1 (en) | 2021-03-12 | 2024-02-27 | Semiconductor device with backside self-aligned power rail and methods of forming the same |
Country Status (3)
Country | Link |
---|---|
US (3) | US11444170B1 (en) |
CN (1) | CN114883263A (en) |
TW (1) | TW202236516A (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP4343826A3 (en) * | 2022-09-21 | 2024-05-01 | Samsung Electronics Co., Ltd. | Integrated circuit devices including a back side power distribution network structure and methods of forming the same |
EP4343849A3 (en) * | 2022-09-21 | 2024-05-22 | Samsung Electronics Co., Ltd. | Integrated circuit device |
EP4418327A1 (en) * | 2023-02-14 | 2024-08-21 | Samsung Electronics Co., Ltd. | Integrated circuit device |
Families Citing this family (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11444170B1 (en) * | 2021-03-12 | 2022-09-13 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device with backside self-aligned power rail and methods of forming the same |
US12062692B2 (en) * | 2021-08-27 | 2024-08-13 | Taiwan Semiconductor Manufacturing Company, Ltd. | Tapered dielectric layer for preventing electrical shorting between gate and back side via |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20200098681A1 (en) * | 2018-09-21 | 2020-03-26 | Samsung Electronics Co., Ltd. | Semiconductor device |
US10833078B2 (en) * | 2017-12-04 | 2020-11-10 | Tokyo Electron Limited | Semiconductor apparatus having stacked gates and method of manufacture thereof |
Family Cites Families (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10199502B2 (en) | 2014-08-15 | 2019-02-05 | Taiwan Semiconductor Manufacturing Company, Ltd. | Structure of S/D contact and method of making same |
US9818872B2 (en) | 2015-06-30 | 2017-11-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Multi-gate device and method of fabrication thereof |
US10032627B2 (en) | 2015-11-16 | 2018-07-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for forming stacked nanowire transistors |
US9754840B2 (en) | 2015-11-16 | 2017-09-05 | Taiwan Semiconductor Manufacturing Company, Ltd. | Horizontal gate-all-around device having wrapped-around source and drain |
US9899387B2 (en) | 2015-11-16 | 2018-02-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | Multi-gate device and method of fabrication thereof |
US9887269B2 (en) | 2015-11-30 | 2018-02-06 | Taiwan Semiconductor Manufacturing Company, Ltd. | Multi-gate device and method of fabrication thereof |
US9899269B2 (en) | 2015-12-30 | 2018-02-20 | Taiwan Semiconductor Manufacturing Company, Ltd | Multi-gate device and method of fabrication thereof |
US9899398B1 (en) | 2016-07-26 | 2018-02-20 | Taiwan Semiconductor Manufacturing Co., Ltd. | Non-volatile memory device having nanocrystal floating gate and method of fabricating same |
DE112016007299T5 (en) * | 2016-09-30 | 2019-06-19 | Intel Corporation | BACK SOURCE / DRAIN REPLACEMENT FOR SEMICONDUCTOR ELEMENTS WITH METALLIZATION ON BOTH SIDES |
US10290546B2 (en) | 2016-11-29 | 2019-05-14 | Taiwan Semiconductor Manufacturing Co., Ltd. | Threshold voltage adjustment for a gate-all-around semiconductor structure |
US10475902B2 (en) | 2017-05-26 | 2019-11-12 | Taiwan Semiconductor Manufacturing Co. Ltd. | Spacers for nanowire-based integrated circuit device and method of fabricating same |
US10937789B2 (en) * | 2018-06-07 | 2021-03-02 | International Business Machines Corporation | Nanosheet eDRAM |
US11621332B2 (en) * | 2021-01-14 | 2023-04-04 | International Business Machines Corporation | Wraparound contact to a buried power rail |
US11444170B1 (en) * | 2021-03-12 | 2022-09-13 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device with backside self-aligned power rail and methods of forming the same |
-
2021
- 2021-03-12 US US17/199,629 patent/US11444170B1/en active Active
- 2021-09-30 TW TW110136432A patent/TW202236516A/en unknown
-
2022
- 2022-03-11 CN CN202210237891.7A patent/CN114883263A/en active Pending
- 2022-07-22 US US17/871,509 patent/US11916125B2/en active Active
-
2024
- 2024-02-27 US US18/588,727 patent/US20240250141A1/en active Pending
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10833078B2 (en) * | 2017-12-04 | 2020-11-10 | Tokyo Electron Limited | Semiconductor apparatus having stacked gates and method of manufacture thereof |
US20200098681A1 (en) * | 2018-09-21 | 2020-03-26 | Samsung Electronics Co., Ltd. | Semiconductor device |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP4343826A3 (en) * | 2022-09-21 | 2024-05-01 | Samsung Electronics Co., Ltd. | Integrated circuit devices including a back side power distribution network structure and methods of forming the same |
EP4343849A3 (en) * | 2022-09-21 | 2024-05-22 | Samsung Electronics Co., Ltd. | Integrated circuit device |
EP4418327A1 (en) * | 2023-02-14 | 2024-08-21 | Samsung Electronics Co., Ltd. | Integrated circuit device |
Also Published As
Publication number | Publication date |
---|---|
US20240250141A1 (en) | 2024-07-25 |
US20220359699A1 (en) | 2022-11-10 |
US11916125B2 (en) | 2024-02-27 |
CN114883263A (en) | 2022-08-09 |
TW202236516A (en) | 2022-09-16 |
US11444170B1 (en) | 2022-09-13 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US11276643B2 (en) | Semiconductor device with backside spacer and methods of forming the same | |
US11444170B1 (en) | Semiconductor device with backside self-aligned power rail and methods of forming the same | |
CN112018178B (en) | Method of manufacturing semiconductor device, multi-gate semiconductor device, and method of manufacturing multi-gate semiconductor device | |
US11710667B2 (en) | Gate-all-around device with trimmed channel and dipoled dielectric layer and methods of forming the same | |
US11682588B2 (en) | Epitaxial source/drain and methods of forming same | |
US11676869B2 (en) | Semiconductor device and manufacturing method thereof | |
US11791422B2 (en) | Semiconductor device with fish bone structure and methods of forming the same | |
US20230395691A1 (en) | Nanosheet device with dipole dielectric layer and methods of forming the same | |
US20220359659A1 (en) | Semiconductor Device With Facet S/D Feature And Methods Of Forming The Same | |
US20240105517A1 (en) | Semiconductor device with s/d bottom isolation and methods of forming the same | |
US11145734B1 (en) | Semiconductor device with dummy fin and liner and method of forming the same | |
US9679984B2 (en) | Metal gate structure with multi-layer composition | |
US20220384660A1 (en) | Semiconductor device with epitaxial bridge feature and methods of forming the same | |
US11855225B2 (en) | Semiconductor device with epitaxial bridge feature and methods of forming the same | |
US20230067799A1 (en) | Semiconductor device having air gap and method of fabricating thereof | |
US20230387199A1 (en) | Semiconductor device with corner isolation protection and methods of forming the same | |
US20240266407A1 (en) | Method for manufacturing for forming source/drain contact features and devices manufactured thereof | |
TW202431384A (en) | Semiconductor device and fabricating method thereof |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |