US20070032081A1 - Edge ring assembly with dielectric spacer ring - Google Patents
Edge ring assembly with dielectric spacer ring Download PDFInfo
- Publication number
- US20070032081A1 US20070032081A1 US11/198,296 US19829605A US2007032081A1 US 20070032081 A1 US20070032081 A1 US 20070032081A1 US 19829605 A US19829605 A US 19829605A US 2007032081 A1 US2007032081 A1 US 2007032081A1
- Authority
- US
- United States
- Prior art keywords
- dielectric spacer
- ring
- substrate
- spacer ring
- edge
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 125000006850 spacer group Chemical group 0.000 title claims abstract description 126
- 239000000758 substrate Substances 0.000 claims abstract description 235
- 238000001020 plasma etching Methods 0.000 claims abstract description 39
- 229920000642 polymer Polymers 0.000 claims abstract description 25
- 238000005530 etching Methods 0.000 claims description 53
- 230000008878 coupling Effects 0.000 claims description 49
- 238000010168 coupling process Methods 0.000 claims description 49
- 238000005859 coupling reaction Methods 0.000 claims description 49
- 239000004065 semiconductor Substances 0.000 claims description 18
- 238000000034 method Methods 0.000 claims description 16
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N silicon dioxide Inorganic materials O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 claims description 16
- 238000012546 transfer Methods 0.000 claims description 16
- 239000000463 material Substances 0.000 claims description 10
- 239000010453 quartz Substances 0.000 claims description 10
- 230000008021 deposition Effects 0.000 claims description 7
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims description 5
- 229910052710 silicon Inorganic materials 0.000 claims description 5
- 239000010703 silicon Substances 0.000 claims description 5
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 claims description 4
- 229910010271 silicon carbide Inorganic materials 0.000 claims description 4
- 229910052581 Si3N4 Inorganic materials 0.000 claims description 3
- TWNQGVIAIRXVLR-UHFFFAOYSA-N oxo(oxoalumanyloxy)alumane Chemical compound O=[Al]O[Al]=O TWNQGVIAIRXVLR-UHFFFAOYSA-N 0.000 claims description 3
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 claims description 3
- PMHQVHHXPFUNSP-UHFFFAOYSA-M copper(1+);methylsulfanylmethane;bromide Chemical compound Br[Cu].CSC PMHQVHHXPFUNSP-UHFFFAOYSA-M 0.000 claims description 2
- 230000007423 decrease Effects 0.000 abstract description 5
- 238000010348 incorporation Methods 0.000 abstract description 3
- 239000007789 gas Substances 0.000 description 65
- 150000002500 ions Chemical class 0.000 description 11
- 239000003989 dielectric material Substances 0.000 description 9
- 229910052734 helium Inorganic materials 0.000 description 8
- 239000001307 helium Substances 0.000 description 7
- SWQJXJOGLNCZEY-UHFFFAOYSA-N helium atom Chemical compound [He] SWQJXJOGLNCZEY-UHFFFAOYSA-N 0.000 description 7
- 239000000203 mixture Substances 0.000 description 7
- 229920002120 photoresistant polymer Polymers 0.000 description 7
- XKRFYHLGVUSROY-UHFFFAOYSA-N Argon Chemical compound [Ar] XKRFYHLGVUSROY-UHFFFAOYSA-N 0.000 description 6
- 239000012159 carrier gas Substances 0.000 description 6
- RWRIWBAIICGTTQ-UHFFFAOYSA-N difluoromethane Chemical compound FCF RWRIWBAIICGTTQ-UHFFFAOYSA-N 0.000 description 6
- 230000009977 dual effect Effects 0.000 description 6
- 230000008569 process Effects 0.000 description 6
- 235000012431 wafers Nutrition 0.000 description 6
- 238000000151 deposition Methods 0.000 description 5
- 230000000694 effects Effects 0.000 description 5
- -1 anodized aluminum) Chemical compound 0.000 description 4
- 229910052786 argon Inorganic materials 0.000 description 4
- 230000002093 peripheral effect Effects 0.000 description 4
- 229910052814 silicon oxide Inorganic materials 0.000 description 4
- UGFAIRIUMAVXCW-UHFFFAOYSA-N Carbon monoxide Chemical compound [O+]#[C-] UGFAIRIUMAVXCW-UHFFFAOYSA-N 0.000 description 3
- 229910052782 aluminium Inorganic materials 0.000 description 3
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 3
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 description 3
- 239000006227 byproduct Substances 0.000 description 3
- 229910002091 carbon monoxide Inorganic materials 0.000 description 3
- 230000003628 erosive effect Effects 0.000 description 3
- 238000009616 inductively coupled plasma Methods 0.000 description 3
- 239000001301 oxygen Substances 0.000 description 3
- 229910052760 oxygen Inorganic materials 0.000 description 3
- 238000012545 processing Methods 0.000 description 3
- 239000005368 silicate glass Substances 0.000 description 3
- TXEYQDLBPFQVAA-UHFFFAOYSA-N tetrafluoromethane Chemical compound FC(F)(F)F TXEYQDLBPFQVAA-UHFFFAOYSA-N 0.000 description 3
- YCKRFDGAMUMZLT-UHFFFAOYSA-N Fluorine atom Chemical compound [F] YCKRFDGAMUMZLT-UHFFFAOYSA-N 0.000 description 2
- 239000000853 adhesive Substances 0.000 description 2
- 230000001070 adhesive effect Effects 0.000 description 2
- 229910010293 ceramic material Inorganic materials 0.000 description 2
- 239000004020 conductor Substances 0.000 description 2
- 229910052731 fluorine Inorganic materials 0.000 description 2
- 239000011737 fluorine Substances 0.000 description 2
- 230000004907 flux Effects 0.000 description 2
- 239000007788 liquid Substances 0.000 description 2
- 230000007246 mechanism Effects 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 150000004767 nitrides Chemical class 0.000 description 2
- QJGQUHMNIGDVPM-UHFFFAOYSA-N nitrogen group Chemical group [N] QJGQUHMNIGDVPM-UHFFFAOYSA-N 0.000 description 2
- 229910052756 noble gas Inorganic materials 0.000 description 2
- 229920003223 poly(pyromellitimide-1,4-diphenyl ether) Polymers 0.000 description 2
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 2
- 238000011160 research Methods 0.000 description 2
- 229910021332 silicide Inorganic materials 0.000 description 2
- XQMTUIZTZJXUFM-UHFFFAOYSA-N tetraethoxy silicate Chemical compound CCOO[Si](OOCC)(OOCC)OOCC XQMTUIZTZJXUFM-UHFFFAOYSA-N 0.000 description 2
- 229910052724 xenon Inorganic materials 0.000 description 2
- LGPPATCNSOSOQH-UHFFFAOYSA-N 1,1,2,3,4,4-hexafluorobuta-1,3-diene Chemical compound FC(F)=C(F)C(F)=C(F)F LGPPATCNSOSOQH-UHFFFAOYSA-N 0.000 description 1
- BSYNRYMUTXBXSQ-UHFFFAOYSA-N Aspirin Chemical compound CC(=O)OC1=CC=CC=C1C(O)=O BSYNRYMUTXBXSQ-UHFFFAOYSA-N 0.000 description 1
- IJGRMHOSHXDMSA-UHFFFAOYSA-N Atomic nitrogen Chemical compound N#N IJGRMHOSHXDMSA-UHFFFAOYSA-N 0.000 description 1
- 229910015844 BCl3 Inorganic materials 0.000 description 1
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 description 1
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 description 1
- KZBUYRJDOAKODT-UHFFFAOYSA-N Chlorine Chemical compound ClCl KZBUYRJDOAKODT-UHFFFAOYSA-N 0.000 description 1
- ZAMOUSCENKQFHK-UHFFFAOYSA-N Chlorine atom Chemical compound [Cl] ZAMOUSCENKQFHK-UHFFFAOYSA-N 0.000 description 1
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 1
- XPDWGBQVDMORPB-UHFFFAOYSA-N Fluoroform Chemical compound FC(F)F XPDWGBQVDMORPB-UHFFFAOYSA-N 0.000 description 1
- VEXZGXHMUGYJMC-UHFFFAOYSA-N Hydrochloric acid Chemical compound Cl VEXZGXHMUGYJMC-UHFFFAOYSA-N 0.000 description 1
- ZOKXTWBITQBERF-UHFFFAOYSA-N Molybdenum Chemical compound [Mo] ZOKXTWBITQBERF-UHFFFAOYSA-N 0.000 description 1
- 239000004341 Octafluorocyclobutane Substances 0.000 description 1
- 229910019142 PO4 Inorganic materials 0.000 description 1
- OAICVXFJPJFONN-UHFFFAOYSA-N Phosphorus Chemical compound [P] OAICVXFJPJFONN-UHFFFAOYSA-N 0.000 description 1
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 1
- NRTOMJZYCJJWKI-UHFFFAOYSA-N Titanium nitride Chemical compound [Ti]#N NRTOMJZYCJJWKI-UHFFFAOYSA-N 0.000 description 1
- 230000002411 adverse Effects 0.000 description 1
- 229910052785 arsenic Inorganic materials 0.000 description 1
- RQNWIZPPADIBDY-UHFFFAOYSA-N arsenic atom Chemical compound [As] RQNWIZPPADIBDY-UHFFFAOYSA-N 0.000 description 1
- YXTPWUNVHCYOSP-UHFFFAOYSA-N bis($l^{2}-silanylidene)molybdenum Chemical compound [Si]=[Mo]=[Si] YXTPWUNVHCYOSP-UHFFFAOYSA-N 0.000 description 1
- 229910052796 boron Inorganic materials 0.000 description 1
- YZYDPPZYDIRSJT-UHFFFAOYSA-K boron phosphate Chemical compound [B+3].[O-]P([O-])([O-])=O YZYDPPZYDIRSJT-UHFFFAOYSA-K 0.000 description 1
- 229910000149 boron phosphate Inorganic materials 0.000 description 1
- 230000008859 change Effects 0.000 description 1
- 238000003486 chemical etching Methods 0.000 description 1
- 239000000460 chlorine Substances 0.000 description 1
- 229910052801 chlorine Inorganic materials 0.000 description 1
- 239000011248 coating agent Substances 0.000 description 1
- 238000000576 coating method Methods 0.000 description 1
- 239000010941 cobalt Substances 0.000 description 1
- 229910017052 cobalt Inorganic materials 0.000 description 1
- GUTLYIVDDKVIGB-UHFFFAOYSA-N cobalt atom Chemical compound [Co] GUTLYIVDDKVIGB-UHFFFAOYSA-N 0.000 description 1
- 229910052681 coesite Inorganic materials 0.000 description 1
- 239000000470 constituent Substances 0.000 description 1
- 230000001276 controlling effect Effects 0.000 description 1
- 229910052802 copper Inorganic materials 0.000 description 1
- 239000010949 copper Substances 0.000 description 1
- 229910052906 cristobalite Inorganic materials 0.000 description 1
- 239000002019 doping agent Substances 0.000 description 1
- 229920001971 elastomer Polymers 0.000 description 1
- 239000000806 elastomer Substances 0.000 description 1
- NBVXSUQYWXRMNV-UHFFFAOYSA-N fluoromethane Chemical compound FC NBVXSUQYWXRMNV-UHFFFAOYSA-N 0.000 description 1
- 239000011521 glass Substances 0.000 description 1
- 229910002804 graphite Inorganic materials 0.000 description 1
- 239000010439 graphite Substances 0.000 description 1
- 229910052736 halogen Inorganic materials 0.000 description 1
- 150000002367 halogens Chemical class 0.000 description 1
- 238000010438 heat treatment Methods 0.000 description 1
- 238000003780 insertion Methods 0.000 description 1
- 230000037431 insertion Effects 0.000 description 1
- 238000010849 ion bombardment Methods 0.000 description 1
- 229910052743 krypton Inorganic materials 0.000 description 1
- DNNSSWSSYDEUBZ-UHFFFAOYSA-N krypton atom Chemical compound [Kr] DNNSSWSSYDEUBZ-UHFFFAOYSA-N 0.000 description 1
- 229910052751 metal Inorganic materials 0.000 description 1
- 239000002184 metal Substances 0.000 description 1
- 229910052750 molybdenum Inorganic materials 0.000 description 1
- 239000011733 molybdenum Substances 0.000 description 1
- 229910021344 molybdenum silicide Inorganic materials 0.000 description 1
- 229910021421 monocrystalline silicon Inorganic materials 0.000 description 1
- 229910052754 neon Inorganic materials 0.000 description 1
- GKAOGPIIYCISHV-UHFFFAOYSA-N neon atom Chemical compound [Ne] GKAOGPIIYCISHV-UHFFFAOYSA-N 0.000 description 1
- 230000007935 neutral effect Effects 0.000 description 1
- GVGCUCJTUSOZKP-UHFFFAOYSA-N nitrogen trifluoride Chemical compound FN(F)F GVGCUCJTUSOZKP-UHFFFAOYSA-N 0.000 description 1
- 150000002835 noble gases Chemical class 0.000 description 1
- BCCOBQSFUDVTJQ-UHFFFAOYSA-N octafluorocyclobutane Chemical compound FC1(F)C(F)(F)C(F)(F)C1(F)F BCCOBQSFUDVTJQ-UHFFFAOYSA-N 0.000 description 1
- 235000019407 octafluorocyclobutane Nutrition 0.000 description 1
- 239000010452 phosphate Substances 0.000 description 1
- NBIIXXVUZAFLBC-UHFFFAOYSA-K phosphate Chemical compound [O-]P([O-])([O-])=O NBIIXXVUZAFLBC-UHFFFAOYSA-K 0.000 description 1
- 229910052698 phosphorus Inorganic materials 0.000 description 1
- 239000011574 phosphorus Substances 0.000 description 1
- 239000002861 polymer material Substances 0.000 description 1
- 239000000376 reactant Substances 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
- 230000001105 regulatory effect Effects 0.000 description 1
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 description 1
- 239000000377 silicon dioxide Substances 0.000 description 1
- LIVNPJMFVYWSIS-UHFFFAOYSA-N silicon monoxide Chemical class [Si-]#[O+] LIVNPJMFVYWSIS-UHFFFAOYSA-N 0.000 description 1
- 229910052682 stishovite Inorganic materials 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- SFZCNBIFKDRMGX-UHFFFAOYSA-N sulfur hexafluoride Chemical compound FS(F)(F)(F)(F)F SFZCNBIFKDRMGX-UHFFFAOYSA-N 0.000 description 1
- 239000010936 titanium Substances 0.000 description 1
- 229910052719 titanium Inorganic materials 0.000 description 1
- 229910021341 titanium silicide Inorganic materials 0.000 description 1
- FAQYAMRNWDIXMY-UHFFFAOYSA-N trichloroborane Chemical compound ClB(Cl)Cl FAQYAMRNWDIXMY-UHFFFAOYSA-N 0.000 description 1
- 229910052905 tridymite Inorganic materials 0.000 description 1
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 1
- 229910052721 tungsten Inorganic materials 0.000 description 1
- 239000010937 tungsten Substances 0.000 description 1
- WQJQOUPTWCFRMM-UHFFFAOYSA-N tungsten disilicide Chemical compound [Si]#[W]#[Si] WQJQOUPTWCFRMM-UHFFFAOYSA-N 0.000 description 1
- 229910021342 tungsten silicide Inorganic materials 0.000 description 1
- FHNFHKCVQCLJFQ-UHFFFAOYSA-N xenon atom Chemical compound [Xe] FHNFHKCVQCLJFQ-UHFFFAOYSA-N 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/34—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies not provided for in groups H01L21/0405, H01L21/0445, H01L21/06, H01L21/16 and H01L21/18 with or without impurities, e.g. doping materials
- H01L21/46—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/428
- H01L21/461—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/428 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
- H01L21/465—Chemical or electrical treatment, e.g. electrolytic etching
- H01L21/467—Chemical or electrical treatment, e.g. electrolytic etching using masks
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/302—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01J—ELECTRIC DISCHARGE TUBES OR DISCHARGE LAMPS
- H01J37/00—Discharge tubes with provision for introducing objects or material to be exposed to the discharge, e.g. for the purpose of examination or processing thereof
- H01J37/32—Gas-filled discharge tubes
- H01J37/32431—Constructional details of the reactor
- H01J37/32623—Mechanical discharge control means
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/302—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
- H01L21/306—Chemical or electrical treatment, e.g. electrolytic etching
- H01L21/3065—Plasma etching; Reactive-ion etching
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T29/00—Metal working
- Y10T29/49—Method of mechanical manufacture
- Y10T29/49718—Repairing
- Y10T29/49721—Repairing with disassembling
- Y10T29/4973—Replacing of defective part
Definitions
- substrate supports can include edge rings positioned around the substrate support (i.e., around the substrate) for confining plasma to the volume above the substrate and/or to protect the substrate support, which typically includes a clamping mechanism, from erosion by the plasma.
- the edge rings sometimes called focus rings, can be sacrificial (i.e., consumable) parts. Conductive and non-conductive edge rings are described in commonly-owned U.S. Pat. Nos. 5,805,408; 5,998,932; 6,013,984; 6,039,836 and 6,383,931.
- Lithographic techniques can be used to form geometric patterns in a surface of a semiconductor substrate.
- a pattern such as an integrated circuit pattern can be projected from a mask or reticle and transferred to a photosensitive (e.g., photoresist) coating formed on a surface of the substrate.
- Plasma etching in turn, can be used to transfer the pattern formed in the photoresist layer to one or more layers formed on the substrate that underlie the photoresist layer.
- plasma is formed above the surface of a substrate by adding large amounts of energy to a gas (or gas mixture) at low pressure.
- the plasma may contain ions, free radicals, and neutral species with high kinetic energies.
- charged species in the plasma can be directed to impinge upon the surface of the substrate and thereby remove material (e.g., atoms) therefrom.
- Plasma etching can be made more effective by using gases that are chemically reactive with the material to be etched. So called “reactive ion etching” combines the energetic etching effects of the plasma with the chemical etching effects of a reactive gas. However, during plasma etching, in addition to etching one or more layers of semiconductor material, the photoresist layer can also be removed by the plasma.
- Residue from the photoresist and/or polymer that may form as an etching byproduct may undesirably redeposit on a lateral edge (e.g., bevel edge) or underside of the substrate.
- Bevel polymer which may be volatilized during subsequent processing, may have an adverse effect on process yield. In order to maximize yield, reduction in polymer buildup at the underside and on the bevel edge of the substrate would be desirable.
- an edge ring assembly adapted to surround a substrate support surface in a plasma etching chamber comprises an edge ring dimensioned to underlie a peripheral portion of substrate located on a substrate support surface and provide a clearance gap between a lower peripheral surface of the substrate and an upper surface of the edge ring, and a dielectric spacer ring between the edge ring and the substrate support surface dimensioned so as to provide a clearance gap between a lower surface of the substrate and an upper surface of the dielectric spacer ring.
- an annular gap between the edge ring and the dielectric spacer ring and/or an annular gap between the dielectric spacer ring and the substrate support surface is preferably less than 0.25 mm, and an upper surface of the dielectric spacer ring and an innermost upper surface of the edge ring are preferably substantially co-planar.
- the edge ring assembly is preferably configured such that the distance between the plane of the substrate support surface and the plane of the uppermost surface of the dielectric spacer ring is less than about 0.25 mm, and the distance between the plane of the substrate support surface and the plane of the upper surface of a radially inner portion of the edge ring is less than about 0.25 mm.
- a gap between a lower surface of the substrate and an upper surface of the dielectric spacer ring is preferably less than about 0.25 mm
- a gap between a lower surface of the substrate and an upper surface of a radially inner portion of the edge ring is preferably less than about 0.25 mm.
- a radially outer portion of the edge ring is thicker than the dielectric spacer ring.
- a plasma etching chamber comprises an edge ring assembly adapted to surround a substrate support surface in the plasma etching chamber.
- the substrate support preferably comprises an electrostatic chuck on an upper surface of a baseplate forming a lower electrode.
- the edge ring assembly can overlie a coupling ring that overlies a peripheral portion of the baseplate.
- a substrate can be mounted on the substrate support surface such that the outer edge of the substrate overhangs the dielectric spacer ring and a radially inner portion of the edge ring.
- a preferred dielectric spacer ring has a width (e.g., from about 0.5 to 2.5 mm) effective to electrically insulate the edge ring from the baseplate and a height (e.g., 1 to 3 mm) effective to minimize the deposition of polymer in a gap between the dielectric spacer ring and the substrate.
- At least one gas passage can extend through the coupling ring or the baseplate, the gas passage being adapted to supply a heat transfer gas to an adjacent surface of the edge ring and/or the dielectric spacer ring.
- a preferred plasma etching chamber comprises a parallel plate reactor having an upper showerhead electrode facing the substrate support surface.
- the baseplate can comprise an RF driven electrode and/or the substrate support surface can comprise an electrostatic chuck on an upper surface of a baseplate.
- the edge ring assembly is preferably adapted to reduce at least one of (i) RF coupling between the edge ring and the baseplate, (ii) arcing between the edge ring and the baseplate, and (iii) polymer deposition on an underside and/or edge of a substrate supported on the substrate support surface.
- a method of etching a layer on a semiconductor substrate in a plasma etching chamber having an edge ring assembly comprises supporting the substrate on a substrate support surface positioned inside the chamber, supplying etching gas to the chamber, energizing the etching gas into a plasma state adjacent an exposed surface of the substrate, and etching one or more layers on the semiconductor substrate with the plasma. Due to plasma erosion of the dielectric spacer ring, the dielectric spacer ring can be removed from the chamber and replaced with another dielectric spacer ring after etching a predetermined number of semiconductor substrates.
- a dielectric spacer ring is dimensioned so as to provide a clearance gap between a lower surface of a substrate located on a substrate support surface in a plasma etching chamber and an upper surface of the dielectric spacer ring, the dielectric spacer ring being further dimensioned so as to be surrounded by an edge ring dimensioned so as to underlie the substrate and provide a clearance gap between a lower surface of the substrate and an upper surface of the edge ring.
- An upper surface of the dielectric spacer ring and an innermost upper surface of the edge ring are preferably substantially co-planar when the dielectric spacer ring and the edge ring are mounted in the plasma etching chamber.
- the dielectric spacer ring can be bonded to an upper surface of a coupling ring or to an upper surface of a baseplate, and either or both of the dielectric spacer ring and the coupling ring can be made of quartz.
- the dielectric spacer ring can comprise an axially upward-extending portion formed on a radially inner surface of a coupling ring.
- FIG. 1 is an illustration of a parallel plate plasma etch reactor.
- FIG. 2 shows a parallel plate plasma etch reactor comprising an edge ring assembly mounted on a coupling ring according to one embodiment.
- FIG. 3 shows a parallel plate plasma etch reactor comprising an edge ring assembly according to a further embodiment.
- FIG. 4 shows a parallel plate plasma etch reactor comprising an edge ring assembly mounted on a baseplate according to another embodiment.
- plasma uniformity can be affected by RF coupling between the bottom electrode and the plasma.
- an edge ring assembly surrounds a substrate support surface in the plasma etch reactor.
- the edge ring assembly comprises an edge ring and a dielectric spacer ring arranged such that the dielectric spacer ring surrounds the substrate support surface and the edge ring surrounds the dielectric spacer ring. Incorporation of the edge ring assembly around the substrate support surface can decrease the buildup of polymer at the underside and along the edge of a substrate and/or increase plasma etching uniformity of the substrate.
- the dielectric spacer ring is a separate part that rests on a surface of a member that surrounds the substrate support surface.
- the member can be a coupling ring that underlies the dielectric spacer ring and the edge ring, or a portion of the baseplate.
- the dielectric spacer ring can be bonded to the member such as via a thermally conductive elastomer bond.
- the dielectric spacer ring and a coupling ring can comprise a unitary part.
- a plasma etch chamber comprises the edge ring assembly
- a method of etching a semiconductor substrate comprises etching the semiconductor substrate in a plasma etch chamber comprising the edge ring assembly.
- the edge ring assembly is adapted to surround a substrate support surface in a plasma etch reactor. During plasma etching of a substrate that is supported or clamped on the substrate support surface, the edge ring assembly can focus plasma over the substrate and/or focus RF power through the substrate. It is believed that the edge ring assembly can improve plasma etch performance and decrease wear of plasma reactor components. Further, the dielectric spacer ring and the edge ring can be disposable parts that can protect the substrate support and/or baseplate from plasma erosion.
- Plasma chambers are generally used for etching layers of materials on substrates by supplying an etching gas comprising one or more gases to the chamber and applying energy to the etching gas to energize the gas into a plasma state.
- Various plasma chamber designs are known wherein radio frequency (RF) energy, microwave energy and/or magnetic fields can be used to produce and sustain medium density or high density plasma.
- RF radio frequency
- the edge ring assembly can be incorporated in inductively coupled, helicon, electron cyclotron resonance, parallel plate, or other types of plasma chambers.
- high density plasma can be produced in a transformer coupled plasma (TCPTM) reactor, or in an electron cyclotron resonance (ECR) reactor.
- TCPTM transformer coupled plasma
- ECR electron cyclotron resonance
- Transformer coupled plasma reactors wherein RF energy is inductively coupled into the reactor, are available from Lam Research Corporation, Fremont, Calif.
- An example of a high-flow plasma reactor that can provide high density plasma is disclosed in commonly-owned U.S. Pat. No. 5,948,704, the disclosure of which is hereby incorporated by reference.
- Parallel plate reactors, electron-cyclotron resonance (ECR) reactors, and transformer coupled plasma (TCPTM) reactors are disclosed in commonly-owned U.S. Pat. Nos. 4,340,462; 4,948,458; 5,200,232 and 5,820,723, the disclosures of which are hereby incorporated by reference
- plasma can be produced in a parallel plate etch reactor such as the dual frequency plasma etch reactor described in commonly-owned U.S. Pat. No. 6,090,304, the disclosure of which is hereby incorporated by reference.
- a preferred parallel plate plasma etching chamber is a dual frequency capacitively coupled plasma reactor including an upper showerhead electrode and a lower electrode, the lower electrode (e.g., baseplate) having a substrate support such as an electrostatic chuck incorporated in an upper surface thereof.
- the edge ring assembly are described herein with reference to a parallel plate type plasma etch chamber.
- FIG. 1 A parallel plate plasma etch reactor is illustrated in FIG. 1 .
- the plasma etch reactor 100 comprises a chamber 110 , an inlet load lock 112 , and an optional outlet load lock 114 , further details of which are described in commonly-owned U.S. Pat. No. 6,824,627, which is hereby incorporated by reference in its entirety.
- the load locks 112 and 114 include transfer devices to transfer substrates such as wafers from a wafer supply 162 , through the chamber 110 , and out to a wafer receptacle 164 .
- a load lock pump 176 can provide a desired vacuum pressure in the load locks 112 and 114 .
- a vacuum pump 172 such as a turbo pump is adapted to maintain a desired pressure in the chamber.
- the chamber pressure is controlled, and preferably maintained at a level sufficient to sustain a plasma. Too high a chamber pressure can disadvantageously contribute to etch stop while too low a chamber pressure can lead to plasma extinguishment.
- the chamber pressure is maintained at a pressure below about 200 mTorr (e.g., less than 100 mTorr or less than 50 mTorr).
- the vacuum pump can be connected to an outlet in a wall of the reactor and can be throttled by a valve 173 in order to control the pressure in the chamber.
- the vacuum pump is capable of maintaining a pressure within the chamber of less than 200 mTorr while etching gases are flowed into the chamber.
- the chamber 110 includes an upper electrode assembly 120 including an upper electrode 125 (e.g., showerhead electrode), and a lower electrode assembly 140 including a baseplate (i.e., lower electrode) 160 and a substrate support surface 150 formed in an upper surface thereof.
- the upper electrode assembly 120 is mounted in an upper housing 130 .
- the upper housing 130 can be moved vertically by a mechanism 132 to adjust the gap between the upper electrode 125 and the substrate support surface 150 .
- a etching gas source 170 can be connected to the housing 130 to deliver etching gas comprising one or more gases to the upper electrode assembly 120 .
- the upper electrode assembly comprises a gas distribution system, which can be used to deliver reactant and/or carrier gases to a region proximate to the surface of a substrate.
- Gas distribution systems which can comprise one or more gas rings, injectors and/or showerheads (e.g., showerhead electrodes), are disclosed in commonly-owned U.S. Pat. Nos. 6,333,272; 6,230,651; 6,013,155 and 5,824,605, the disclosures of which are hereby incorporated by reference.
- the upper electrode 125 preferably comprises a showerhead electrode, which includes apertures (not shown) to distribute etching gas therethrough.
- the showerhead electrode can comprise one or more vertically spaced-apart baffle plates that can promote the desired distribution of etching gas.
- the upper and lower electrodes may be formed of any suitable material such as graphite, silicon, silicon carbide, aluminum (e.g., anodized aluminum), or combinations thereof.
- a heat transfer liquid source 174 can be connected to the upper electrode assembly 120 and another heat transfer liquid source can be connected to the baseplate 160 .
- Plasma density refers to the density of positive ions within the plasma etching region. Generally, plasma density is a function of the power provided to the electrodes. A higher power tends to create a higher density of plasma that, depending on other parameters, may increase the etch rate of layers previously formed on a substrate by producing a large flux of ions to the substrate surface.
- Medium density plasma can be characterized as comprising an ion density of from about 10 10 to 10 11 ions/cm 3 , while high density plasma typically can have an ion density of from about 10 11 to 10 12 ions/cm 3 or more.
- the upper electrode or the lower electrode can be the powered electrode, while the other of the lower electrode or the upper electrode is the electrically grounded (return path) electrode. In other embodiments, both the upper electrode and lower electrode can be powered, with the two electrodes powered out of phase with respect to voltage from each other.
- a power source 178 can provide radio frequency (RF) power to the upper electrode 125 and/or baseplate (i.e., lower electrode) 160 .
- RF radio frequency
- the reactor can be a single-frequency, dual-frequency or multi-frequency plasma reactor.
- plasma can be generated by supplying RF power at two different frequencies through match networks to the upper and/or lower electrodes.
- a lower frequency such as 2 MHz can be supplied to the lower electrode, and a higher frequency such as 27 MHz can be supplied to the upper electrode.
- the upper electrode can be electrically grounded and RF power at two or more different frequencies (e.g., about 10-60 MHz and less than about 10 MHz) can be supplied to the lower electrode.
- a continuous or a discontinuous RF bias can be applied to the substrate during etching.
- the RF bias can determine the energy at which positive ion flux impinges the substrate surface.
- the RF power preferably ranges from about 50 to 3000 watts, and the RF bias power applied to the lower electrode can range from 0 to 3000 watts for a 200 mm substrate.
- the lower electrode has a surface area so that the RF bias power can supply about 0-8 watts/cm 2 and preferably at least 2 watts/cm 2 of power to the substrate.
- a DC sheath voltage can be formed with respect to the surface of the substrate.
- the sheath voltage is a function of the bias power and is essentially independent of plasma generation. High bias powers generate large sheath voltages, and during etching can result in energetic ion bombardment of the substrate surface.
- the gap width between the electrodes in a parallel plate reactor can affect the etch rate of a dielectric layer. Selection of a desired gap width depends in part upon the chamber pressure used during etching. Typically, at higher chamber pressures (e.g., from about 75 mTorr to 1 Torr), a preferred gap width is from about 1 to 1.5 cm. At lower chamber pressures (e.g., below about 75 mTorr), a higher gap width, such as a gap width of from about 1.3 to 2.5 cm, can be used. Also, the gap width can be selected as a function of the frequency applied to the electrodes. Generally, for the etching of dielectric layers, lower gap widths are more preferred for higher frequencies and higher gap widths are more preferred for lower frequencies. In a medium density parallel plate reactor, the gap between the upper electrode and the lower electrode supporting the substrate can be from about 1 to 2.5 cm.
- the lower electrode assembly 240 comprises a baseplate 260 having a flange 262 , and a substrate support 250 such as an electrostatic chuck (ESC) comprising a substrate support surface 254 formed in an upper surface of the baseplate.
- the baseplate (lower electrode) can comprise a conductive material and the ESC can comprise a ceramic material having an electrode 252 buried therein.
- the ESC can be bonded to an upper surface of the baseplate.
- the lower electrode can be powered by an RF source and attendant circuitry for providing RF matching, etc.
- the lower electrode is preferably temperature controlled and may optionally include a heating arrangement.
- Substrate support surface 254 is adapted to support a single semiconductor substrate such as a 200 mm or 300 mm wafer.
- edge ring 280 and dielectric spacer ring 285 are supported on an upper surface of coupling ring 290 such as a quartz coupling ring, which rests on the flange 262 of baseplate 260 .
- the coupling ring 290 can be supported on the baseplate with or without mechanical or adhesive fastening such as a plurality of bolts 224 .
- a substrate 210 can be supported/clamped on the substrate support surface so as to preferably overhang the dielectric spacer ring 285 and at least a radially inner portion 281 of the edge ring 280 .
- the substrate support 250 preferably includes passages therein for supplying helium between substrate 210 and support surface 254 to cool substrate 210 during plasma etching thereof in an amount sufficient to prevent burning of photoresist on the substrate.
- the substrate is maintained at a temperature of less than about 140° C. during plasma etching.
- the substrate support is preferably cooled to a temperature of from about ⁇ 20 to 80° C. so as to maintain the substrate at a desired temperature.
- helium can be supplied at a pressure from about 1 to 30 Torr in the space between the substrate and the substrate support surface.
- the substrate temperature may be controlled by regulating the level of the RF bias and the ESC temperature and other parameters as described herein.
- a method of controlling a temperature of a substrate by introducing a pressurized gas into a space between the substrate and the substrate support surface is disclosed in commonly-owned U.S. Pat. No. 6,140,612, the disclosure of which is hereby incorporated by reference.
- the coupling ring 290 may optionally comprise an edge ring chuck (not shown) located in an upper surface thereof.
- the edge ring chuck if provided, can be a monopolar or a bipolar chuck and can be supplied with DC power by a DC power supply using suitable electrical connections.
- the edge ring chuck can be used to secure the edge ring 280 , such as a silicon edge ring to the coupling ring. Details of an electrostatically-clamped edge ring are disclosed in commonly-owned U.S. Pat. No. 6,475,336, the disclosure of which is hereby incorporated by reference.
- the edge ring 280 can be made from a semiconducting or electrically conductive material such as silicon (e.g., single crystal silicon or polycrystalline silicon) or silicon carbide (e.g., chemical vapor deposited silicon carbide). Because the edge ring will be exposed directly to the plasma, preferred edge rings are made from high purity materials. Additional materials for the edge ring include aluminum oxide, aluminum nitride, silicon nitride, quartz, etc. The edge ring may be electrically floating or may be electrically coupled to a DC ground.
- silicon e.g., single crystal silicon or polycrystalline silicon
- silicon carbide e.g., chemical vapor deposited silicon carbide
- the substrate support is sized such that the substrate overhangs the substrate support surface.
- the substrate which can overhang the substrate support surface by about 1 to 2 mm, overhangs both the dielectric spacer ring 285 and a radially inner portion 281 of the edge ring 280 (e.g., the dielectric spacer ring and a portion of the edge ring extend under the periphery of the substrate).
- the dielectric spacer ring preferably has a radial width that is less than the amount that the substrate overhangs the substrate support surface.
- the radially inner edge of the edge ring 280 contacts or is located close to the radially outer edge of the dielectric spacer ring 285
- the radially inner edge of the dielectric spacer ring 285 contacts or is located close to the outer edge of the substrate support and/or baseplate 260 .
- close to is meant that a gap (e.g., an annular gap) between the edge ring and the dielectric spacer ring or a gap between the dielectric spacer ring and the substrate support surface is less than about 0.25 mm, more preferably less than about 0.12 mm.
- the dielectric spacer ring and the edge ring substantially cover the top surface of the coupling ring 290 (or edge ring chuck if provided) so that exposure of the top surface of the coupling ring to reactive species and/or ions of the plasma can be reduced.
- the dielectric spacer ring can be bonded to the coupling ring (i.e., an upper surface of the coupling ring can be bonded to a lower surface of the dielectric spacer ring).
- a heat transfer gas such as helium can be used to improve thermal transfer between the edge ring assembly and the baseplate.
- the heat transfer gas can be supplied from gas source 230 via gas passage 232 to the interface between the edge ring assembly and the coupling ring 290 and/or to the interface between the coupling ring 290 and the baseplate 260 .
- the gas passage 232 can extend through the baseplate 260 and coupling ring 290 at one or more locations spaced around the baseplate 260 , e.g., extending through passages in bolts 224 .
- helium flow in the gap(s) can reduce the entry of etching gas and/or volatile byproducts therein and thus reduce the deposition of polymer during plasma etching.
- an inner surface of the edge ring spaced outwardly of the substrate is preferably shaped to form an angle with a plane substantially perpendicular to the substrate surface.
- a preferred edge ring comprises a radially inner portion 281 and a radially outer portion wherein the thickness of the radially inner portion is less than the thickness of the radially outer portion, and the thickness of the radially outer portion is greater than the thickness of the dielectric spacer ring.
- An upper surface of the dielectric spacer ring and an upper surface of the radially innermost portion of the edge ring are preferably positioned as close as possible to the underside of the substrate.
- an upper surface of the dielectric spacer ring and a radially innermost upper surface of the edge ring are substantially co-planar and configured to underlie that portion of a substrate that overhangs the substrate support surface.
- an upper surface of the dielectric spacer ring can be higher or lower than an upper radially inner surface of the edge ring.
- a clearance gap between the dielectric spacer ring and the substrate and between a radially inner portion of the edge ring and the substrate allows for thermal expansion of the dielectric spacer ring and the edge ring during plasma etching.
- Preferred dielectric spacer rings have a width effective to electrically insulate the edge ring from the baseplate and a height effective to minimize the gap (G) between the dielectric spacer ring and the substrate during plasma etching of the substrate.
- G the gap between the dielectric spacer ring and the substrate during plasma etching of the substrate.
- the dielectric spacer ring can have a square cross section or a rectangular cross section.
- Exemplary dielectric spacer rings have a width of about 0.5 mm to 2.5 mm, more preferably about 0.8 to 1.2 mm, and a height of from about 1 to 3 mm, more preferably about 2.4 to 2.8 mm.
- the dielectric spacer ring is adapted to fit beneath the overhang of a substrate mounted on the substrate support surface with a clearance gap (G) between the dielectric spacer ring and the substrate of less than about 0.25 mm.
- the distance between the plane of the substrate support surface and the plane of the upper surface of the dielectric spacer ring is preferably less than about 0.25 mm, and the distance between the plane of the substrate support surface and the plane of the upper surface of a radially inner portion of the edge ring is preferably less than about 0.25 mm.
- Materials suitable for use as the dielectric spacer ring include ceramic materials such as silicon oxide (e.g., quartz) or aluminum oxide, and polymer materials such as DuPont® Vespel®, DuPont® Kapton®, and the like.
- a preferred dielectric spacer ring is made from quartz.
- an alternate geometry for the edge ring assembly comprises a modified coupling ring.
- lower electrode assembly 340 comprises a modified coupling ring 390 ′ including an axially upward extending portion 385 on an inner radial surface thereof.
- the coupling ring and the dielectric spacer ring are configured as an integral, unitary part mounted on the baseplate 360 .
- the axially upward extending portion 385 of the modified coupling ring is adapted to replace a separate dielectric spacer ring.
- the modified coupling ring 390 ′ can be supported on baseplate 360 with or without mechanical or adhesive fastening.
- edge ring 380 which can be substantially identical to the edge ring described in reference to the FIG. 2 embodiment, rests on an outer flanged portion of the modified coupling ring 390 ′.
- the modified coupling ring 390 ′ which can be made of quartz, can rest on or be attached to (e.g., via bolts 324 ) a flanged portion 362 of baseplate 360 .
- a heat transfer gas such as helium can be used to improve thermal transfer between the modified coupling ring assembly and the baseplate.
- the heat transfer gas can be supplied from gas source 330 via gas passage 332 to the interface between the modified coupling ring 390 ′ and the baseplate 360 and/or to the interface between the modified coupling ring 390 ′ and the edge ring 380 .
- the gas passage 332 can extend through the baseplate 360 and modified coupling ring 390 ′ at one or more locations spaced around the baseplate 360 , e.g., extending through passages in bolts 324 .
- Substrate support 350 can comprise an ESC having a substrate support surface 354 and an electrode 352 buried therein. The ESC can be bonded to an upper surface of the baseplate 360 .
- the radial inner surface 382 of edge ring 380 contacts or is located close to the radial outer surface 386 of the axially upward extending portion 385
- the radial inner surface 387 of the axially upward extending portion 385 contacts or is located close to the radially outer surface of the substrate support 350 and/or baseplate 360 .
- Both the radially inner portion 381 of the edge ring 380 and the upward axially extending portion 385 of the modified coupling ring 390 ′ extend under an overhanging portion of substrate 310 .
- an upper surface of the axially upward extending portion 385 and an innermost upper surface of the edge ring are substantially co-planar and configured to underlie that portion of a substrate that overhangs the substrate support surface.
- an upper surface of the axially upward extending portion 385 of the modified coupling ring 390 ′ can be higher or lower than an upper inner surface of the edge ring.
- the axially upward extending portion 385 of the modified coupling ring 390 ′ is adapted to fit beneath the overhang of a substrate mounted on the substrate support surface with a clearance gap (G) that is less than about 0.25 mm.
- Exemplary operating conditions for a plasma etch reactor for etching a dielectric material such as SiO 2 are as follows: wafer diameter of about 200 mm or 300 mm; dielectric material thickness on the substrate of at least about 200 nm; dielectric material density of at least about 90% of theoretical density; lower electrode temperature of from about 0° C. to about 90° C.; chamber pressure of from about 0 Torr to 2 Torr, preferably up to about 200 mTorr; substrate temperature of from about 20° C to 200° C., preferably 20° C.
- etching gas flow rate of from about 10 sccm to 1,000 sccm; total dual-frequency power delivered between the upper electrode and the lower electrode of at least about 2,500 watts; and etch time for dielectric material of at least about 1 minute.
- etching gases can be used to etch different dielectric materials.
- the etching gas can include one or more halogen-containing gases, one or more oxygen-containing gas and/or one or more nitrogen-containing gas.
- Typical etching gas mixtures can include, e.g., chlorine-containing gases such as, but not limited to, Cl 2 , HCl and BCl 3 ; fluorine-containing gases such as, but not limited to, CF 4 , C 2 F 6 , C 3 F 8 , C 4 F 8 , CHF 3 , CH 2 F 2 , CH 3 F, NF 3 and SF 6 ; oxygen-containing gases such as, but not limited to, O 2 , CO, H 2 O and SO 2 ; nitrogen-containing gases such as, but not limited to, N 2 , NH 3 , and inert and other gases such as, but not limited to He, Ne, Kr, Xe, and Ar.
- the etching gas mixture preferably includes an inert carrier gas.
- the carrier gas can sputter the dielectric material, which can advantageously increase the overall etch rate.
- Heavy noble gases have a low ionization potential and form ions that can enhance the sputter rate at a given RF power. Moreover, the low ionization potential of the noble gas can help generate uniform plasma over the surface of the substrate.
- Exemplary carrier gases include helium, neon, argon, krypton and/or xenon. Argon is a preferred inert carrier gas. These and other gases may be used in combination in an etching gas mixture.
- etching gas chemistry in a main etch step is a mixture of octafluorocyclobutane (C 4 F 8 ), difluoromethane (CH 2 F 2 ), nitrogen (N 2 ) and argon (Ar). Additional etch steps, which may comprise additional etching gases, can be used.
- the individual constituents of the etching gas can be supplied to the reactor chamber at flow rates of 2 to 20 sccm hexafluoro-1,3-butadiene (C 4 F 6 ); 2 to 20 sccm C 4 F 8 ; 1 to 10 sccm CH 2 F 2 ; 50 to 200 tetrafluoromethane (CF 4 ); 50 to 200 sccm N 2 ; 200 to 800 sccm Ar; 100 to 400 carbon monoxide (CO); and 100 to 400 oxygen (O 2 ).
- the chamber pressure can be set at 1 to 500 mTorr, preferably 5 to 200 mTorr.
- the ratio of the flow rate of C 4 F 8 to the flow rate of CH 2 F 2 during the main etch step can be 0.5 to 4, preferably 1 to 3 to achieve a desired degree of selectivity with respect to other layers of the etched structure.
- the upper electrode is preferably electrically grounded and RF power at one or more power levels (and frequencies) is supplied to the lower electrode.
- the upper electrode preferably comprises a showerhead electrode that can comprise a dual gas feed configuration wherein the showerhead electrode comprises two or more gas feed through zones, such as a center zone and radial (edge) zone surrounding the center zone.
- the flow rate of etching gas though a center zone and through a surrounding circumferentially extending edge zone can be controlled (i.e., the flow rate ratio can be controlled).
- An example of a plasma etch reactor comprising a showerhead electrode having a dual gas feed arrangement is disclosed in commonly-owned U.S. Pat. No. 6,245,192, the disclosure of which is herein incorporated by reference.
- the dielectric layer can comprise silicon nitride, un-doped or doped silicon oxide (such as fluorinated silicon oxide), spin-on glass, silicate glasses such as boron phosphate silicate glass (BPSG) or phosphate silicate glass (PSG), un-doped or doped thermally grown oxide, un-doped or doped tetraethoxyorthosilicate (TEOS) deposited silicon oxide, and inorganic or organic low dielectric constant (i.e., low-k) layers. Such layers can form part of a damascene structure.
- Dopants for dielectric materials can include, but are not limited to, boron, fluorine, phosphorus and/or arsenic.
- the dielectric layer can be formed on a semiconductor substrate or the dielectric layer can be formed on a conductive or semiconductive layer.
- the dielectric layer can overlie a conductive or semiconductive layer such as polycrystalline silicon, a metal layer comprising aluminum, copper, titanium, tungsten, molybdenum, nitrides such as titanium nitride, silicides such as titanium silicide, cobalt silicide, tungsten silicide, molybdenum silicide, and the like.
- FIG. 4 shows a variation on how the edge ring assembly can be mounted on the baseplate rather than on a coupling ring.
- the dielectric spacer ring 485 and edge ring 480 of an edge ring assembly 470 are supported on a surface of the baseplate 460 and a substrate 410 is supported on a support surface 454 of substrate support 450 , which is incorporated in a central portion of the baseplate 460 such that the surface of the substrate support is vertically higher than upper surfaces of the components of the edge ring assembly underlying a substrate overhang.
- a gas supply 430 can supply a heat transfer gas through one or more passages 432 into an interface between the components of the edge ring assembly and the baseplate and/or substrate support.
- a preferred heat transfer gas is helium.
- the edge ring assembly can be used to achieve more uniform plasma etching of semiconductor substrates.
- the edge ring assembly can be used to manipulate the RF impedance path near the edge of a substrate.
- the RF impedance path can be controlled by the choice of materials for the dielectric spacer ring and the edge ring.
- the RF impedance path from a powered lower electrode through both the substrate support and the substrate to the plasma can be different than the RF impedance path from a peripheral portion of the lower electrode to the plasma. Edge effects from the substrate support and the substrate can result in a non-uniform plasma density across the substrate, which can result in non-uniform etching.
- the dielectric spacer ring reduces RF coupling into the edge ring and increases RF coupling into the periphery of the substrate.
- the etch rate at the periphery of the substrate can be increased.
- Incorporation of the dielectric spacer ring around the substrate support also decreases the buildup of polymer at the underside and along the edge of the substrate. Such polymer is typically generated during the etch steps (e.g., as a byproduct of etching photoresist and/or dielectric material).
- bevel polymer e.g., polymer at the underside and or edge of the substrate
- the buildup of bevel polymer was measured after completing dielectric etching. Without incorporating a dielectric spacer ring around the substrate support, 55-65 nm of bevel polymer buildup was observed after completing the etch process for standard over-etch times of 10 seconds (first over-etch) and 30 seconds (second over-etch). Increased bevel polymer buildup was observed by increasing the over-etch times.
- a preferred method of etching a semiconductor substrate in a plasma etching chamber comprises mounting a substrate on a support surface of a substrate support within the plasma etching chamber, supplying etching gas into the chamber, energizing the etching gas so as to generate plasma adjacent an exposed surface of the substrate and etching the substrate with the plasma, wherein an edge ring assembly comprising an edge ring and a dielectric spacer ring surrounds the substrate support.
- the edge ring surrounds the substrate support and the dielectric spacer ring is interposed between the edge ring and the substrate support. Because the dielectric spacer ring is a consumable part, it can be removed from the chamber and replaced with another dielectric spacer ring after etching a predetermined number of semiconductor substrates.
- a plasma etching chamber having an edge ring assembly incorporated therein can be constructed such that the substrate being etched is held (i.e., clamped) with its processed side facing down rather than up. Further, the edge ring assembly can be used to etch non-circular substrates.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Plasma & Fusion (AREA)
- Chemical & Material Sciences (AREA)
- Analytical Chemistry (AREA)
- Drying Of Semiconductors (AREA)
Abstract
An edge ring assembly surrounds a substrate support surface in a plasma etching chamber. The edge ring assembly comprises an edge ring and a dielectric spacer ring. The dielectric spacer ring, which surrounds the substrate support surface and which is surrounded by the edge ring in the radial direction, is configured to insulate the edge ring from the baseplate. Incorporation of the edge ring assembly around the substrate support surface can decrease the buildup of polymer at the underside and along the edge of a substrate and increase plasma etching uniformity of the substrate.
Description
- In the description that follows reference is made to certain structures and methods, however, such references should not necessarily be construed as an admission that these structures and methods qualify as prior art under the applicable statutory provisions. Applicants reserve the right to demonstrate that any of the referenced subject matter does not constitute prior art.
- In the field of semiconductor processing, plasma processing chambers are commonly used to etch one or more layers formed on a substrate. During etching, the substrate is supported on a substrate support surface within the chamber. Substrate supports can include edge rings positioned around the substrate support (i.e., around the substrate) for confining plasma to the volume above the substrate and/or to protect the substrate support, which typically includes a clamping mechanism, from erosion by the plasma. The edge rings, sometimes called focus rings, can be sacrificial (i.e., consumable) parts. Conductive and non-conductive edge rings are described in commonly-owned U.S. Pat. Nos. 5,805,408; 5,998,932; 6,013,984; 6,039,836 and 6,383,931.
- Lithographic techniques can be used to form geometric patterns in a surface of a semiconductor substrate. During a lithographic process, a pattern such as an integrated circuit pattern can be projected from a mask or reticle and transferred to a photosensitive (e.g., photoresist) coating formed on a surface of the substrate. Plasma etching, in turn, can be used to transfer the pattern formed in the photoresist layer to one or more layers formed on the substrate that underlie the photoresist layer.
- During plasma etching, plasma is formed above the surface of a substrate by adding large amounts of energy to a gas (or gas mixture) at low pressure. The plasma may contain ions, free radicals, and neutral species with high kinetic energies. By adjusting the electrical potential of the substrate, charged species in the plasma can be directed to impinge upon the surface of the substrate and thereby remove material (e.g., atoms) therefrom.
- Plasma etching can be made more effective by using gases that are chemically reactive with the material to be etched. So called “reactive ion etching” combines the energetic etching effects of the plasma with the chemical etching effects of a reactive gas. However, during plasma etching, in addition to etching one or more layers of semiconductor material, the photoresist layer can also be removed by the plasma.
- Residue from the photoresist and/or polymer that may form as an etching byproduct may undesirably redeposit on a lateral edge (e.g., bevel edge) or underside of the substrate. Bevel polymer, which may be volatilized during subsequent processing, may have an adverse effect on process yield. In order to maximize yield, reduction in polymer buildup at the underside and on the bevel edge of the substrate would be desirable.
- In a first embodiment, an edge ring assembly adapted to surround a substrate support surface in a plasma etching chamber comprises an edge ring dimensioned to underlie a peripheral portion of substrate located on a substrate support surface and provide a clearance gap between a lower peripheral surface of the substrate and an upper surface of the edge ring, and a dielectric spacer ring between the edge ring and the substrate support surface dimensioned so as to provide a clearance gap between a lower surface of the substrate and an upper surface of the dielectric spacer ring.
- When the edge ring assembly is mounted in a plasma etching chamber, an annular gap between the edge ring and the dielectric spacer ring and/or an annular gap between the dielectric spacer ring and the substrate support surface is preferably less than 0.25 mm, and an upper surface of the dielectric spacer ring and an innermost upper surface of the edge ring are preferably substantially co-planar.
- The edge ring assembly is preferably configured such that the distance between the plane of the substrate support surface and the plane of the uppermost surface of the dielectric spacer ring is less than about 0.25 mm, and the distance between the plane of the substrate support surface and the plane of the upper surface of a radially inner portion of the edge ring is less than about 0.25 mm. Thus, when a substrate is positioned on the substrate support surface, a gap between a lower surface of the substrate and an upper surface of the dielectric spacer ring is preferably less than about 0.25 mm, and a gap between a lower surface of the substrate and an upper surface of a radially inner portion of the edge ring is preferably less than about 0.25 mm. In an embodiment, a radially outer portion of the edge ring is thicker than the dielectric spacer ring.
- In a further embodiment, a plasma etching chamber comprises an edge ring assembly adapted to surround a substrate support surface in the plasma etching chamber. The substrate support preferably comprises an electrostatic chuck on an upper surface of a baseplate forming a lower electrode. The edge ring assembly can overlie a coupling ring that overlies a peripheral portion of the baseplate. A substrate can be mounted on the substrate support surface such that the outer edge of the substrate overhangs the dielectric spacer ring and a radially inner portion of the edge ring.
- A preferred dielectric spacer ring has a width (e.g., from about 0.5 to 2.5 mm) effective to electrically insulate the edge ring from the baseplate and a height (e.g., 1 to 3 mm) effective to minimize the deposition of polymer in a gap between the dielectric spacer ring and the substrate. At least one gas passage can extend through the coupling ring or the baseplate, the gas passage being adapted to supply a heat transfer gas to an adjacent surface of the edge ring and/or the dielectric spacer ring.
- A preferred plasma etching chamber comprises a parallel plate reactor having an upper showerhead electrode facing the substrate support surface. The baseplate can comprise an RF driven electrode and/or the substrate support surface can comprise an electrostatic chuck on an upper surface of a baseplate.
- The edge ring assembly is preferably adapted to reduce at least one of (i) RF coupling between the edge ring and the baseplate, (ii) arcing between the edge ring and the baseplate, and (iii) polymer deposition on an underside and/or edge of a substrate supported on the substrate support surface.
- A method of etching a layer on a semiconductor substrate in a plasma etching chamber having an edge ring assembly comprises supporting the substrate on a substrate support surface positioned inside the chamber, supplying etching gas to the chamber, energizing the etching gas into a plasma state adjacent an exposed surface of the substrate, and etching one or more layers on the semiconductor substrate with the plasma. Due to plasma erosion of the dielectric spacer ring, the dielectric spacer ring can be removed from the chamber and replaced with another dielectric spacer ring after etching a predetermined number of semiconductor substrates.
- According to yet a further embodiment, a dielectric spacer ring is dimensioned so as to provide a clearance gap between a lower surface of a substrate located on a substrate support surface in a plasma etching chamber and an upper surface of the dielectric spacer ring, the dielectric spacer ring being further dimensioned so as to be surrounded by an edge ring dimensioned so as to underlie the substrate and provide a clearance gap between a lower surface of the substrate and an upper surface of the edge ring.
- An upper surface of the dielectric spacer ring and an innermost upper surface of the edge ring are preferably substantially co-planar when the dielectric spacer ring and the edge ring are mounted in the plasma etching chamber.
- The dielectric spacer ring can be bonded to an upper surface of a coupling ring or to an upper surface of a baseplate, and either or both of the dielectric spacer ring and the coupling ring can be made of quartz. In a further embodiment, the dielectric spacer ring can comprise an axially upward-extending portion formed on a radially inner surface of a coupling ring.
-
FIG. 1 is an illustration of a parallel plate plasma etch reactor. -
FIG. 2 shows a parallel plate plasma etch reactor comprising an edge ring assembly mounted on a coupling ring according to one embodiment. -
FIG. 3 shows a parallel plate plasma etch reactor comprising an edge ring assembly according to a further embodiment. -
FIG. 4 shows a parallel plate plasma etch reactor comprising an edge ring assembly mounted on a baseplate according to another embodiment. - In a parallel plate plasma etch reactor wherein process gas is supplied through a showerhead electrode and a semiconductor substrate supported on a bottom electrode is plasma etched by plasma generated by supplying RF energy to the showerhead and/or bottom electrode, plasma uniformity can be affected by RF coupling between the bottom electrode and the plasma.
- To improve the plasma uniformity, an edge ring assembly surrounds a substrate support surface in the plasma etch reactor. The edge ring assembly comprises an edge ring and a dielectric spacer ring arranged such that the dielectric spacer ring surrounds the substrate support surface and the edge ring surrounds the dielectric spacer ring. Incorporation of the edge ring assembly around the substrate support surface can decrease the buildup of polymer at the underside and along the edge of a substrate and/or increase plasma etching uniformity of the substrate.
- In a preferred embodiment, the dielectric spacer ring is a separate part that rests on a surface of a member that surrounds the substrate support surface. The member can be a coupling ring that underlies the dielectric spacer ring and the edge ring, or a portion of the baseplate. In an alternate embodiment, the dielectric spacer ring can be bonded to the member such as via a thermally conductive elastomer bond. In a still further preferred embodiment, the dielectric spacer ring and a coupling ring can comprise a unitary part.
- By providing a dielectric spacer ring, RF coupling can be reduced between the edge ring and the baseplate. Further, as explained in more detail below, insertion of a dielectric spacer ring between the substrate support surface and the edge ring can reduce the propensity of arcing between a conductive edge ring and the substrate support/baseplate and/or reduce the deposition of polymer on the underside and/or edge of a substrate that is supported on the substrate support surface during plasma etching of the substrate. A plasma etch chamber comprises the edge ring assembly, and a method of etching a semiconductor substrate comprises etching the semiconductor substrate in a plasma etch chamber comprising the edge ring assembly.
- The edge ring assembly is adapted to surround a substrate support surface in a plasma etch reactor. During plasma etching of a substrate that is supported or clamped on the substrate support surface, the edge ring assembly can focus plasma over the substrate and/or focus RF power through the substrate. It is believed that the edge ring assembly can improve plasma etch performance and decrease wear of plasma reactor components. Further, the dielectric spacer ring and the edge ring can be disposable parts that can protect the substrate support and/or baseplate from plasma erosion.
- Plasma chambers are generally used for etching layers of materials on substrates by supplying an etching gas comprising one or more gases to the chamber and applying energy to the etching gas to energize the gas into a plasma state. Various plasma chamber designs are known wherein radio frequency (RF) energy, microwave energy and/or magnetic fields can be used to produce and sustain medium density or high density plasma.
- The edge ring assembly can be incorporated in inductively coupled, helicon, electron cyclotron resonance, parallel plate, or other types of plasma chambers. For instance, high density plasma can be produced in a transformer coupled plasma (TCP™) reactor, or in an electron cyclotron resonance (ECR) reactor. Transformer coupled plasma reactors, wherein RF energy is inductively coupled into the reactor, are available from Lam Research Corporation, Fremont, Calif. An example of a high-flow plasma reactor that can provide high density plasma is disclosed in commonly-owned U.S. Pat. No. 5,948,704, the disclosure of which is hereby incorporated by reference. Parallel plate reactors, electron-cyclotron resonance (ECR) reactors, and transformer coupled plasma (TCP™) reactors are disclosed in commonly-owned U.S. Pat. Nos. 4,340,462; 4,948,458; 5,200,232 and 5,820,723, the disclosures of which are hereby incorporated by reference.
- By way of example, plasma can be produced in a parallel plate etch reactor such as the dual frequency plasma etch reactor described in commonly-owned U.S. Pat. No. 6,090,304, the disclosure of which is hereby incorporated by reference. A preferred parallel plate plasma etching chamber is a dual frequency capacitively coupled plasma reactor including an upper showerhead electrode and a lower electrode, the lower electrode (e.g., baseplate) having a substrate support such as an electrostatic chuck incorporated in an upper surface thereof. For purposes of illustration, embodiments of the edge ring assembly are described herein with reference to a parallel plate type plasma etch chamber.
- A parallel plate plasma etch reactor is illustrated in
FIG. 1 . Theplasma etch reactor 100 comprises achamber 110, aninlet load lock 112, and an optionaloutlet load lock 114, further details of which are described in commonly-owned U.S. Pat. No. 6,824,627, which is hereby incorporated by reference in its entirety. - The load locks 112 and 114 (if provided) include transfer devices to transfer substrates such as wafers from a
wafer supply 162, through thechamber 110, and out to awafer receptacle 164. Aload lock pump 176 can provide a desired vacuum pressure in the load locks 112 and 114. - A
vacuum pump 172 such as a turbo pump is adapted to maintain a desired pressure in the chamber. During plasma etching, the chamber pressure is controlled, and preferably maintained at a level sufficient to sustain a plasma. Too high a chamber pressure can disadvantageously contribute to etch stop while too low a chamber pressure can lead to plasma extinguishment. In a medium density plasma reactor, such as a parallel plate reactor, preferably the chamber pressure is maintained at a pressure below about 200 mTorr (e.g., less than 100 mTorr or less than 50 mTorr). - The vacuum pump can be connected to an outlet in a wall of the reactor and can be throttled by a
valve 173 in order to control the pressure in the chamber. Preferably, the vacuum pump is capable of maintaining a pressure within the chamber of less than 200 mTorr while etching gases are flowed into the chamber. - The
chamber 110 includes anupper electrode assembly 120 including an upper electrode 125 (e.g., showerhead electrode), and alower electrode assembly 140 including a baseplate (i.e., lower electrode) 160 and asubstrate support surface 150 formed in an upper surface thereof. Theupper electrode assembly 120 is mounted in anupper housing 130. Theupper housing 130 can be moved vertically by amechanism 132 to adjust the gap between theupper electrode 125 and thesubstrate support surface 150. - A
etching gas source 170 can be connected to thehousing 130 to deliver etching gas comprising one or more gases to theupper electrode assembly 120. In a preferred etch reactor, the upper electrode assembly comprises a gas distribution system, which can be used to deliver reactant and/or carrier gases to a region proximate to the surface of a substrate. Gas distribution systems, which can comprise one or more gas rings, injectors and/or showerheads (e.g., showerhead electrodes), are disclosed in commonly-owned U.S. Pat. Nos. 6,333,272; 6,230,651; 6,013,155 and 5,824,605, the disclosures of which are hereby incorporated by reference. - The
upper electrode 125 preferably comprises a showerhead electrode, which includes apertures (not shown) to distribute etching gas therethrough. The showerhead electrode can comprise one or more vertically spaced-apart baffle plates that can promote the desired distribution of etching gas. The upper and lower electrodes may be formed of any suitable material such as graphite, silicon, silicon carbide, aluminum (e.g., anodized aluminum), or combinations thereof. A heattransfer liquid source 174 can be connected to theupper electrode assembly 120 and another heat transfer liquid source can be connected to thebaseplate 160. - Commonly-owned U.S. Pat. No. 6,019,060, the disclosure of which is hereby incorporated by reference, discloses a plasma confinement ring assembly. Due to plasma confinement over the substrate undergoing etching, the pressure at the substrate surface may be higher than the vacuum pressure set for the reactor chamber. To maintain a low chamber pressure, preferably inert carrier gas is added to the chamber at a flow rate of from about 50 to 500 standard cubic centimeters per minute (sccm). The individual flow rates of the individual reactive components of an etching gas mixture typically range from about 1 to 200 sccm for a 200 mm substrate, and higher for larger substrates.
- Plasma density refers to the density of positive ions within the plasma etching region. Generally, plasma density is a function of the power provided to the electrodes. A higher power tends to create a higher density of plasma that, depending on other parameters, may increase the etch rate of layers previously formed on a substrate by producing a large flux of ions to the substrate surface. Medium density plasma can be characterized as comprising an ion density of from about 1010 to 1011 ions/cm3, while high density plasma typically can have an ion density of from about 1011 to 1012 ions/cm3 or more.
- In some embodiments, the upper electrode or the lower electrode can be the powered electrode, while the other of the lower electrode or the upper electrode is the electrically grounded (return path) electrode. In other embodiments, both the upper electrode and lower electrode can be powered, with the two electrodes powered out of phase with respect to voltage from each other. In a parallel plate reactor, a
power source 178 can provide radio frequency (RF) power to theupper electrode 125 and/or baseplate (i.e., lower electrode) 160. - The reactor can be a single-frequency, dual-frequency or multi-frequency plasma reactor. In a dual-frequency plasma reactor, for example, plasma can be generated by supplying RF power at two different frequencies through match networks to the upper and/or lower electrodes. As an example, a lower frequency such as 2 MHz can be supplied to the lower electrode, and a higher frequency such as 27 MHz can be supplied to the upper electrode. Alternatively, the upper electrode can be electrically grounded and RF power at two or more different frequencies (e.g., about 10-60 MHz and less than about 10 MHz) can be supplied to the lower electrode.
- A continuous or a discontinuous RF bias can be applied to the substrate during etching. The RF bias can determine the energy at which positive ion flux impinges the substrate surface. The RF power preferably ranges from about 50 to 3000 watts, and the RF bias power applied to the lower electrode can range from 0 to 3000 watts for a 200 mm substrate. Preferably, the lower electrode has a surface area so that the RF bias power can supply about 0-8 watts/cm2 and preferably at least 2 watts/cm2 of power to the substrate.
- By supplying RF power to the lower electrode, a DC sheath voltage can be formed with respect to the surface of the substrate. The sheath voltage is a function of the bias power and is essentially independent of plasma generation. High bias powers generate large sheath voltages, and during etching can result in energetic ion bombardment of the substrate surface.
- The gap width between the electrodes in a parallel plate reactor can affect the etch rate of a dielectric layer. Selection of a desired gap width depends in part upon the chamber pressure used during etching. Typically, at higher chamber pressures (e.g., from about 75 mTorr to 1 Torr), a preferred gap width is from about 1 to 1.5 cm. At lower chamber pressures (e.g., below about 75 mTorr), a higher gap width, such as a gap width of from about 1.3 to 2.5 cm, can be used. Also, the gap width can be selected as a function of the frequency applied to the electrodes. Generally, for the etching of dielectric layers, lower gap widths are more preferred for higher frequencies and higher gap widths are more preferred for lower frequencies. In a medium density parallel plate reactor, the gap between the upper electrode and the lower electrode supporting the substrate can be from about 1 to 2.5 cm.
- Details of the
lower electrode assembly 240, including anedge ring assembly 270 according to a first embodiment, are shown inFIG. 2 . Thelower electrode assembly 240 comprises abaseplate 260 having aflange 262, and asubstrate support 250 such as an electrostatic chuck (ESC) comprising asubstrate support surface 254 formed in an upper surface of the baseplate. The baseplate (lower electrode) can comprise a conductive material and the ESC can comprise a ceramic material having anelectrode 252 buried therein. The ESC can be bonded to an upper surface of the baseplate. The lower electrode can be powered by an RF source and attendant circuitry for providing RF matching, etc. The lower electrode is preferably temperature controlled and may optionally include a heating arrangement.Substrate support surface 254 is adapted to support a single semiconductor substrate such as a 200 mm or 300 mm wafer. - As shown in the
FIG. 2 embodiment,edge ring 280 anddielectric spacer ring 285 are supported on an upper surface ofcoupling ring 290 such as a quartz coupling ring, which rests on theflange 262 ofbaseplate 260. Thecoupling ring 290 can be supported on the baseplate with or without mechanical or adhesive fastening such as a plurality ofbolts 224. Asubstrate 210 can be supported/clamped on the substrate support surface so as to preferably overhang thedielectric spacer ring 285 and at least a radiallyinner portion 281 of theedge ring 280. - The
substrate support 250 preferably includes passages therein for supplying helium betweensubstrate 210 andsupport surface 254 tocool substrate 210 during plasma etching thereof in an amount sufficient to prevent burning of photoresist on the substrate. Preferably, the substrate is maintained at a temperature of less than about 140° C. during plasma etching. In medium density plasma reactors, the substrate support is preferably cooled to a temperature of from about −20 to 80° C. so as to maintain the substrate at a desired temperature. - In order to maintain the substrate at a desired temperature, helium can be supplied at a pressure from about 1 to 30 Torr in the space between the substrate and the substrate support surface. Further, the substrate temperature may be controlled by regulating the level of the RF bias and the ESC temperature and other parameters as described herein. A method of controlling a temperature of a substrate by introducing a pressurized gas into a space between the substrate and the substrate support surface is disclosed in commonly-owned U.S. Pat. No. 6,140,612, the disclosure of which is hereby incorporated by reference.
- The
coupling ring 290 may optionally comprise an edge ring chuck (not shown) located in an upper surface thereof. The edge ring chuck, if provided, can be a monopolar or a bipolar chuck and can be supplied with DC power by a DC power supply using suitable electrical connections. The edge ring chuck can be used to secure theedge ring 280, such as a silicon edge ring to the coupling ring. Details of an electrostatically-clamped edge ring are disclosed in commonly-owned U.S. Pat. No. 6,475,336, the disclosure of which is hereby incorporated by reference. - The
edge ring 280 can be made from a semiconducting or electrically conductive material such as silicon (e.g., single crystal silicon or polycrystalline silicon) or silicon carbide (e.g., chemical vapor deposited silicon carbide). Because the edge ring will be exposed directly to the plasma, preferred edge rings are made from high purity materials. Additional materials for the edge ring include aluminum oxide, aluminum nitride, silicon nitride, quartz, etc. The edge ring may be electrically floating or may be electrically coupled to a DC ground. - In order to reduce exposure of the substrate support and/or baseplate to the ions/reactive species in the plasma, preferably the substrate support is sized such that the substrate overhangs the substrate support surface. Referring still to
FIG. 2 , the substrate, which can overhang the substrate support surface by about 1 to 2 mm, overhangs both thedielectric spacer ring 285 and a radiallyinner portion 281 of the edge ring 280 (e.g., the dielectric spacer ring and a portion of the edge ring extend under the periphery of the substrate). Thus, the dielectric spacer ring preferably has a radial width that is less than the amount that the substrate overhangs the substrate support surface. - In a preferred edge ring assembly, the radially inner edge of the
edge ring 280 contacts or is located close to the radially outer edge of thedielectric spacer ring 285, and the radially inner edge of thedielectric spacer ring 285 contacts or is located close to the outer edge of the substrate support and/orbaseplate 260. By close to is meant that a gap (e.g., an annular gap) between the edge ring and the dielectric spacer ring or a gap between the dielectric spacer ring and the substrate support surface is less than about 0.25 mm, more preferably less than about 0.12 mm. Thus, the dielectric spacer ring and the edge ring substantially cover the top surface of the coupling ring 290 (or edge ring chuck if provided) so that exposure of the top surface of the coupling ring to reactive species and/or ions of the plasma can be reduced. In an embodiment, the dielectric spacer ring can be bonded to the coupling ring (i.e., an upper surface of the coupling ring can be bonded to a lower surface of the dielectric spacer ring). - A heat transfer gas such as helium can be used to improve thermal transfer between the edge ring assembly and the baseplate. The heat transfer gas can be supplied from
gas source 230 viagas passage 232 to the interface between the edge ring assembly and thecoupling ring 290 and/or to the interface between thecoupling ring 290 and thebaseplate 260. Thegas passage 232 can extend through thebaseplate 260 andcoupling ring 290 at one or more locations spaced around thebaseplate 260, e.g., extending through passages inbolts 224. - In embodiments where there is a gap between the substrate support and the dielectric spacer ring and/or between the dielectric spacer ring and the edge ring, helium flow in the gap(s) can reduce the entry of etching gas and/or volatile byproducts therein and thus reduce the deposition of polymer during plasma etching.
- Referring still to
FIG. 2 , an inner surface of the edge ring spaced outwardly of the substrate is preferably shaped to form an angle with a plane substantially perpendicular to the substrate surface. Thus, a preferred edge ring comprises a radiallyinner portion 281 and a radially outer portion wherein the thickness of the radially inner portion is less than the thickness of the radially outer portion, and the thickness of the radially outer portion is greater than the thickness of the dielectric spacer ring. An upper surface of the dielectric spacer ring and an upper surface of the radially innermost portion of the edge ring are preferably positioned as close as possible to the underside of the substrate. According to a preferred embodiment, an upper surface of the dielectric spacer ring and a radially innermost upper surface of the edge ring are substantially co-planar and configured to underlie that portion of a substrate that overhangs the substrate support surface. Alternatively, an upper surface of the dielectric spacer ring can be higher or lower than an upper radially inner surface of the edge ring. - A clearance gap between the dielectric spacer ring and the substrate and between a radially inner portion of the edge ring and the substrate allows for thermal expansion of the dielectric spacer ring and the edge ring during plasma etching. Preferably, there is a clearance gap G between an upper surface of the dielectric spacer ring and the bottom surface of the substrate, and a clearance gap G′ between an upper inner surface of the edge ring and the bottom surface of the substrate. It is desirable to provide sufficient clearance between the dielectric spacer ring and the substrate and between the edge ring and the substrate so that during etching thermal expansion of the dielectric spacer ring and/or the edge ring does not lift the substrate off the substrate support surface.
- Preferred dielectric spacer rings have a width effective to electrically insulate the edge ring from the baseplate and a height effective to minimize the gap (G) between the dielectric spacer ring and the substrate during plasma etching of the substrate. By minimizing the gap G, polymer deposition on the underside or bevel edge of the substrate can be minimized.
- The dielectric spacer ring can have a square cross section or a rectangular cross section. Exemplary dielectric spacer rings have a width of about 0.5 mm to 2.5 mm, more preferably about 0.8 to 1.2 mm, and a height of from about 1 to 3 mm, more preferably about 2.4 to 2.8 mm. According to a preferred embodiment, the dielectric spacer ring is adapted to fit beneath the overhang of a substrate mounted on the substrate support surface with a clearance gap (G) between the dielectric spacer ring and the substrate of less than about 0.25 mm. According to a further preferred embodiment, the distance between the plane of the substrate support surface and the plane of the upper surface of the dielectric spacer ring is preferably less than about 0.25 mm, and the distance between the plane of the substrate support surface and the plane of the upper surface of a radially inner portion of the edge ring is preferably less than about 0.25 mm.
- Materials suitable for use as the dielectric spacer ring include ceramic materials such as silicon oxide (e.g., quartz) or aluminum oxide, and polymer materials such as DuPont® Vespel®, DuPont® Kapton®, and the like. A preferred dielectric spacer ring is made from quartz.
- According to a further embodiment, an alternate geometry for the edge ring assembly comprises a modified coupling ring. Referring to
FIG. 3 ,lower electrode assembly 340 comprises a modifiedcoupling ring 390′ including an axially upward extendingportion 385 on an inner radial surface thereof. Compared with theFIG. 2 embodiment, which comprises a separate coupling ring and dielectric spacer ring, in theFIG. 3 embodiment the coupling ring and the dielectric spacer ring are configured as an integral, unitary part mounted on thebaseplate 360. Thus, the axially upward extendingportion 385 of the modified coupling ring is adapted to replace a separate dielectric spacer ring. The modifiedcoupling ring 390′ can be supported onbaseplate 360 with or without mechanical or adhesive fastening. - In the
FIG. 3 embodiment,edge ring 380, which can be substantially identical to the edge ring described in reference to theFIG. 2 embodiment, rests on an outer flanged portion of the modifiedcoupling ring 390′. The modifiedcoupling ring 390′, which can be made of quartz, can rest on or be attached to (e.g., via bolts 324) aflanged portion 362 ofbaseplate 360. - A heat transfer gas such as helium can be used to improve thermal transfer between the modified coupling ring assembly and the baseplate. The heat transfer gas can be supplied from
gas source 330 viagas passage 332 to the interface between the modifiedcoupling ring 390′ and thebaseplate 360 and/or to the interface between the modifiedcoupling ring 390′ and theedge ring 380. Thegas passage 332 can extend through thebaseplate 360 and modifiedcoupling ring 390′ at one or more locations spaced around thebaseplate 360, e.g., extending through passages inbolts 324. - An upper inner surface of the
edge ring 380 spaced outwardly of the substrate is preferably shaped to form an angle with a plane substantially perpendicular to the substrate surface.Substrate support 350 can comprise an ESC having asubstrate support surface 354 and anelectrode 352 buried therein. The ESC can be bonded to an upper surface of thebaseplate 360. - The radial
inner surface 382 ofedge ring 380 contacts or is located close to the radialouter surface 386 of the axially upward extendingportion 385, and the radialinner surface 387 of the axially upward extendingportion 385 contacts or is located close to the radially outer surface of thesubstrate support 350 and/orbaseplate 360. - Both the radially
inner portion 381 of theedge ring 380 and the upwardaxially extending portion 385 of the modifiedcoupling ring 390′ extend under an overhanging portion ofsubstrate 310. According to a preferred embodiment, an upper surface of the axially upward extendingportion 385 and an innermost upper surface of the edge ring are substantially co-planar and configured to underlie that portion of a substrate that overhangs the substrate support surface. Alternatively, an upper surface of the axially upward extendingportion 385 of the modifiedcoupling ring 390′ can be higher or lower than an upper inner surface of the edge ring. Preferably, there is a clearance gap G between an upper surface of the axially upward extendingportion 385 and the bottom surface of the substrate, and a clearance gap G′ between an upper inner surface of theedge ring 380 and the bottom surface of the substrate. - According to a preferred embodiment, the axially upward extending
portion 385 of the modifiedcoupling ring 390′ is adapted to fit beneath the overhang of a substrate mounted on the substrate support surface with a clearance gap (G) that is less than about 0.25 mm. - Exemplary operating conditions for a plasma etch reactor for etching a dielectric material such as SiO2 are as follows: wafer diameter of about 200 mm or 300 mm; dielectric material thickness on the substrate of at least about 200 nm; dielectric material density of at least about 90% of theoretical density; lower electrode temperature of from about 0° C. to about 90° C.; chamber pressure of from about 0 Torr to 2 Torr, preferably up to about 200 mTorr; substrate temperature of from about 20° C to 200° C., preferably 20° C. to 50° C.; etching gas flow rate of from about 10 sccm to 1,000 sccm; total dual-frequency power delivered between the upper electrode and the lower electrode of at least about 2,500 watts; and etch time for dielectric material of at least about 1 minute.
- Various etching gases can be used to etch different dielectric materials. The etching gas can include one or more halogen-containing gases, one or more oxygen-containing gas and/or one or more nitrogen-containing gas. Typical etching gas mixtures can include, e.g., chlorine-containing gases such as, but not limited to, Cl2, HCl and BCl3; fluorine-containing gases such as, but not limited to, CF4, C2F6, C3F8, C4F8, CHF3, CH2F2, CH3F, NF3 and SF6; oxygen-containing gases such as, but not limited to, O2, CO, H2O and SO2; nitrogen-containing gases such as, but not limited to, N2, NH3, and inert and other gases such as, but not limited to He, Ne, Kr, Xe, and Ar.
- The etching gas mixture preferably includes an inert carrier gas. During the plasma etching of dielectric materials such as oxides, nitrides, or combinations thereof, the carrier gas can sputter the dielectric material, which can advantageously increase the overall etch rate. Heavy noble gases have a low ionization potential and form ions that can enhance the sputter rate at a given RF power. Moreover, the low ionization potential of the noble gas can help generate uniform plasma over the surface of the substrate. Exemplary carrier gases include helium, neon, argon, krypton and/or xenon. Argon is a preferred inert carrier gas. These and other gases may be used in combination in an etching gas mixture.
- An example of a dielectric etch process carried out in a 2300 Exelan® or Exelan® HPT dual frequency medium density parallel plate plasma chamber available from Lam Research Corporation, Fremont, Calif. is set forth below wherein the etching gas chemistry in a main etch step is a mixture of octafluorocyclobutane (C4F8), difluoromethane (CH2F2), nitrogen (N2) and argon (Ar). Additional etch steps, which may comprise additional etching gases, can be used. Although the optimal flow rates and ratios of the gas mixture may change depending on the choice of plasma etch reactor, substrate size, etc., in the case of etching a silicon oxide layer on a 300 mm silicon wafer, the individual constituents of the etching gas can be supplied to the reactor chamber at flow rates of 2 to 20 sccm hexafluoro-1,3-butadiene (C4F6); 2 to 20 sccm C4F8; 1 to 10 sccm CH2F2; 50 to 200 tetrafluoromethane (CF4); 50 to 200 sccm N2; 200 to 800 sccm Ar; 100 to 400 carbon monoxide (CO); and 100 to 400 oxygen (O2). During etching, the chamber pressure can be set at 1 to 500 mTorr, preferably 5 to 200 mTorr. The ratio of the flow rate of C4F8 to the flow rate of CH2F2 during the main etch step can be 0.5 to 4, preferably 1 to 3 to achieve a desired degree of selectivity with respect to other layers of the etched structure.
- During dielectric etching, the upper electrode is preferably electrically grounded and RF power at one or more power levels (and frequencies) is supplied to the lower electrode. Further, the upper electrode preferably comprises a showerhead electrode that can comprise a dual gas feed configuration wherein the showerhead electrode comprises two or more gas feed through zones, such as a center zone and radial (edge) zone surrounding the center zone. In a dual gas feed arrangement, the flow rate of etching gas though a center zone and through a surrounding circumferentially extending edge zone can be controlled (i.e., the flow rate ratio can be controlled). An example of a plasma etch reactor comprising a showerhead electrode having a dual gas feed arrangement is disclosed in commonly-owned U.S. Pat. No. 6,245,192, the disclosure of which is herein incorporated by reference.
- The dielectric layer can comprise silicon nitride, un-doped or doped silicon oxide (such as fluorinated silicon oxide), spin-on glass, silicate glasses such as boron phosphate silicate glass (BPSG) or phosphate silicate glass (PSG), un-doped or doped thermally grown oxide, un-doped or doped tetraethoxyorthosilicate (TEOS) deposited silicon oxide, and inorganic or organic low dielectric constant (i.e., low-k) layers. Such layers can form part of a damascene structure. Dopants for dielectric materials can include, but are not limited to, boron, fluorine, phosphorus and/or arsenic.
- The dielectric layer can be formed on a semiconductor substrate or the dielectric layer can be formed on a conductive or semiconductive layer. For instance, the dielectric layer can overlie a conductive or semiconductive layer such as polycrystalline silicon, a metal layer comprising aluminum, copper, titanium, tungsten, molybdenum, nitrides such as titanium nitride, silicides such as titanium silicide, cobalt silicide, tungsten silicide, molybdenum silicide, and the like.
-
FIG. 4 shows a variation on how the edge ring assembly can be mounted on the baseplate rather than on a coupling ring. As shown inFIG. 4 , thedielectric spacer ring 485 andedge ring 480 of anedge ring assembly 470 are supported on a surface of thebaseplate 460 and asubstrate 410 is supported on asupport surface 454 ofsubstrate support 450, which is incorporated in a central portion of thebaseplate 460 such that the surface of the substrate support is vertically higher than upper surfaces of the components of the edge ring assembly underlying a substrate overhang. To promote heat transfer from theedge ring assembly 470 to thebaseplate 460, agas supply 430 can supply a heat transfer gas through one ormore passages 432 into an interface between the components of the edge ring assembly and the baseplate and/or substrate support. A preferred heat transfer gas is helium. - It is believed that the edge ring assembly can be used to achieve more uniform plasma etching of semiconductor substrates. In particular, the edge ring assembly can be used to manipulate the RF impedance path near the edge of a substrate. The RF impedance path can be controlled by the choice of materials for the dielectric spacer ring and the edge ring.
- Generally, the RF impedance path from a powered lower electrode through both the substrate support and the substrate to the plasma can be different than the RF impedance path from a peripheral portion of the lower electrode to the plasma. Edge effects from the substrate support and the substrate can result in a non-uniform plasma density across the substrate, which can result in non-uniform etching.
- Without wishing to be bound by theory, it is believed that the dielectric spacer ring reduces RF coupling into the edge ring and increases RF coupling into the periphery of the substrate. By increasing RF coupling into the periphery of the substrate, the etch rate at the periphery of the substrate can be increased. Incorporation of the dielectric spacer ring around the substrate support also decreases the buildup of polymer at the underside and along the edge of the substrate. Such polymer is typically generated during the etch steps (e.g., as a byproduct of etching photoresist and/or dielectric material).
- The buildup of bevel polymer (e.g., polymer at the underside and or edge of the substrate) was measured after completing dielectric etching. Without incorporating a dielectric spacer ring around the substrate support, 55-65 nm of bevel polymer buildup was observed after completing the etch process for standard over-etch times of 10 seconds (first over-etch) and 30 seconds (second over-etch). Increased bevel polymer buildup was observed by increasing the over-etch times.
- The use of a dielectric spacer ring resulted in a decrease in the amount of bevel polymer buildup. By incorporating a dielectric spacer ring (2.62 mm height×0.965 mm width) between the edge ring and the substrate support, the substrate was substantially free of bevel polymer after the standard over-etch as well as after a 50% increase in the standard over-etch times (i.e., a first over-etch of 15 seconds and a second over-etch of 45 seconds). After further increases in the over-etch times, however, bevel polymer build-up was observed. Table 1 summarizes the extent of bevel polymer buildup (measured in nanometers, nm) as a function of over-etch times in conjunction with the preferred dielectric etch process.
TABLE 1 Effect of dielectric spacer ring on bevel polymer buildup Overetch Bevel Polymer Bevel Polymer Condition (without dielectric spacer ring) (with dielectric spacer ring) Standard 55-65 nm None +50% >65 nm None +75% >65 nm ˜16 nm +100% >65 nm ˜30 nm +200% >65 nm ˜75 nm - A preferred method of etching a semiconductor substrate in a plasma etching chamber comprises mounting a substrate on a support surface of a substrate support within the plasma etching chamber, supplying etching gas into the chamber, energizing the etching gas so as to generate plasma adjacent an exposed surface of the substrate and etching the substrate with the plasma, wherein an edge ring assembly comprising an edge ring and a dielectric spacer ring surrounds the substrate support. The edge ring surrounds the substrate support and the dielectric spacer ring is interposed between the edge ring and the substrate support. Because the dielectric spacer ring is a consumable part, it can be removed from the chamber and replaced with another dielectric spacer ring after etching a predetermined number of semiconductor substrates.
- While the electrodes have been referred to and depicted in the Figures as “upper” or “lower” lectrodes, a plasma etching chamber having an edge ring assembly incorporated therein can be constructed such that the substrate being etched is held (i.e., clamped) with its processed side facing down rather than up. Further, the edge ring assembly can be used to etch non-circular substrates.
- The terms “comprises” and “comprising” as used herein are taken to specify the presence of stated features, steps, or components; but the use of these terms does not preclude the presence or addition of one or more other features, steps, components, or groups thereof.
- All of the above-mentioned references are herein incorporated by reference in their entirety to the same extent as if each individual reference was specifically and individually indicated to be incorporated herein by reference in its entirety.
- While the invention has been described with reference to preferred embodiments, it is to be understood that variations and modifications may be resorted to as will be apparent to those skilled in the art. Such variations and modifications are to be considered within the purview and scope of the invention as defined by the claims appended hereto.
Claims (29)
1. An edge ring assembly adapted to surround a substrate support surface in a plasma etching chamber comprising:
an edge ring dimensioned so as to underlie a substrate located on a substrate support surface in the chamber and provide a clearance gap between a lower surface of the substrate and an upper surface of the edge ring; and
a dielectric spacer ring between the edge ring and the substrate support surface dimensioned so as to provide a clearance gap between a lower surface of a substrate located on the substrate support surface and an upper surface of the dielectric spacer ring.
2. The edge ring assembly of claim 1 , wherein the dielectric spacer ring is bonded to an upper surface of a coupling ring or an upper surface of a baseplate.
3. The edge ring assembly of claim 1 , wherein a radial gap between the edge ring and the dielectric spacer ring and/or a radial gap between the dielectric spacer ring and the substrate support surface is less than 0.25 mm.
4. The edge ring assembly of claim 1 , wherein the dielectric spacer ring has a width of from about 0.5 to 2.5 mm and a height of from about 1 to 3 mm.
5. The edge ring assembly of claim 1 , wherein the dielectric spacer ring comprises an axially upward extending portion formed on a radially inner surface of a coupling ring.
6. The edge ring assembly of claim 1 , wherein an upper surface of the dielectric spacer ring and an innermost upper surface of the edge ring are substantially co-planar when the dielectric spacer ring and the edge ring are mounted in the chamber.
7. The edge ring assembly of claim 2 , wherein the dielectric spacer ring and/or the coupling ring are made of quartz.
8. The edge ring assembly of claim 1 , wherein the edge ring is made from silicon, silicon carbide, aluminum oxide, aluminum nitride, silicon nitride, quartz or combinations thereof.
9. The edge ring assembly of claim 1 , wherein a radially outer portion of the edge ring is thicker than the dielectric spacer ring.
10. The edge ring assembly of claim 2 , further comprising at least one gas passage extending through the coupling ring or the baseplate, the gas passage being adapted to supply a heat transfer gas to an adjacent surface of the edge ring and/or the dielectric spacer ring.
11. A plasma etching chamber including an edge ring assembly adapted to surround a substrate support surface in the plasma etching chamber comprising:
a substrate support having a substrate support surface;
an edge ring dimensioned so as to underlie a substrate and provide a clearance gap between a lower surface of a substrate located on the substrate support surface in the chamber and an upper surface of the edge ring; and
a dielectric spacer ring between the edge ring and the substrate support surface dimensioned so as to provide a clearance gap between a lower surface of a substrate located on the substrate support surface and an upper surface of the dielectric spacer ring.
12. The plasma chamber of claim 11 , wherein a substrate is mounted on the substrate support surface such that the outer edge of the substrate overhangs the dielectric spacer ring and a radially inner portion of the edge ring.
13. The plasma chamber of claim 12 , wherein the dielectric spacer ring has a width effective to electrically insulate the edge ring from the baseplate and a height effective to minimize polymer deposition in a gap between the dielectric spacer ring and the substrate.
14. The plasma chamber of claim 11 , wherein the distance between a plane of the substrate support surface and a plane of the upper surface of the dielectric spacer ring is less than about 0.25 mm, and the distance between a plane of the substrate support surface and a plane of the upper surface of a radially inner portion of the edge ring is less than about 0.25 mm.
15. The plasma chamber of claim 12 , wherein a gap between a lower surface of the substrate and an upper surface of the dielectric spacer ring is less than about 0.25 mm, and a gap between a lower surface of the substrate and an upper surface of a radially inner portion of the edge ring is less than about 0.25 mm.
16. The plasma chamber of claim 11 , wherein the plasma etching chamber comprises a parallel plate reactor having an upper showerhead electrode facing the substrate support.
17. The plasma chamber of claim 11 , wherein the substrate support comprises an RF driven electrode.
18. The plasma chamber of claim 11 , wherein the substrate support comprises an electrostatic chuck.
19. The plasma chamber of claim 11 , wherein the edge ring assembly is adapted to reduce at least one of (i) RF coupling between the edge ring and the baseplate, (ii) arcing between edge ring and the baseplate, and (iii) polymer deposition on an underside and/or edge of a substrate supported on the substrate support surface.
20. A method of etching a layer formed on a semiconductor substrate in the plasma etching chamber of claim 11 , the method comprising the steps of:
supporting the semiconductor substrate on the substrate support surface positioned inside the chamber;
supplying etching gas to the chamber;
forming a plasma adjacent an exposed surface of the substrate; and
etching one or more layers formed on the semiconductor substrate with the plasma.
21. A method of replacing the dielectric spacer ring in the plasma etching chamber of claim 11 , comprising removing the dielectric spacer ring from the chamber and replacing it with another dielectric spacer ring after etching a predetermined number of semiconductor substrates.
22. A dielectric spacer ring dimensioned so as to provide a clearance gap between a lower surface of a substrate located on a substrate support surface in a plasma etching chamber and an upper surface of the dielectric spacer ring, the dielectric spacer ring being further dimensioned so as to be surrounded by an edge ring dimensioned so as to underlie the substrate and provide a clearance gap between a lower surface of the substrate and an upper surface of the edge ring.
23. The dielectric spacer ring of claim 22 , wherein the dielectric spacer ring has a width of from about 0.5 to 2.5 mm and a height of from about 1 to 3 mm.
24. The dielectric spacer ring of claim 22 , wherein the dielectric spacer ring comprises an axially upward extending portion formed on a radially inner surface of a coupling ring.
25. The dielectric spacer ring of claim 22 , wherein an upper surface of the dielectric spacer ring and an innermost upper surface of the edge ring are substantially co-planar when the dielectric spacer ring and the edge ring are mounted in the plasma etching chamber.
26. The dielectric spacer ring of claim 22 , wherein the dielectric spacer ring is made of quartz.
27. The dielectric spacer ring of claim 22 , wherein the dielectric spacer ring has a width of from about 0.95 to 1.0 mm and a height of from about 2.5 to 2.7 mm.
28. The dielectric spacer ring of claim 22 , wherein the dielectric spacer ring is adapted to surround an ESC in a plasma etch chamber and the dielectric spacer ring has a width less than an overhang of a wafer supported on the ESC.
29. The dielectric spacer ring of claim 24 , wherein the dielectric spacer ring and coupling ring consist of a single piece of quartz material.
Priority Applications (7)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/198,296 US20070032081A1 (en) | 2005-08-08 | 2005-08-08 | Edge ring assembly with dielectric spacer ring |
CN200680028968.9A CN101238553B (en) | 2005-08-08 | 2006-07-24 | Edge ring assembly with dielectric spacer ring |
KR1020087003093A KR101432832B1 (en) | 2005-08-08 | 2006-07-24 | Edge ring assembly with dielectric spacer ring |
PCT/US2006/028844 WO2007019049A2 (en) | 2005-08-08 | 2006-07-24 | Edge ring assembly with dielectric spacer ring |
TW095129053A TWI417957B (en) | 2005-08-08 | 2006-08-08 | Edge ring assembly with dielectric spacer ring |
US12/415,114 US8500953B2 (en) | 2005-08-08 | 2009-03-31 | Edge ring assembly with dielectric spacer ring |
US13/933,785 US8911589B2 (en) | 2005-08-08 | 2013-07-02 | Edge ring assembly with dielectric spacer ring |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/198,296 US20070032081A1 (en) | 2005-08-08 | 2005-08-08 | Edge ring assembly with dielectric spacer ring |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/415,114 Division US8500953B2 (en) | 2005-08-08 | 2009-03-31 | Edge ring assembly with dielectric spacer ring |
Publications (1)
Publication Number | Publication Date |
---|---|
US20070032081A1 true US20070032081A1 (en) | 2007-02-08 |
Family
ID=37718175
Family Applications (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/198,296 Abandoned US20070032081A1 (en) | 2005-08-08 | 2005-08-08 | Edge ring assembly with dielectric spacer ring |
US12/415,114 Active 2026-03-28 US8500953B2 (en) | 2005-08-08 | 2009-03-31 | Edge ring assembly with dielectric spacer ring |
US13/933,785 Active 2025-08-11 US8911589B2 (en) | 2005-08-08 | 2013-07-02 | Edge ring assembly with dielectric spacer ring |
Family Applications After (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/415,114 Active 2026-03-28 US8500953B2 (en) | 2005-08-08 | 2009-03-31 | Edge ring assembly with dielectric spacer ring |
US13/933,785 Active 2025-08-11 US8911589B2 (en) | 2005-08-08 | 2013-07-02 | Edge ring assembly with dielectric spacer ring |
Country Status (5)
Country | Link |
---|---|
US (3) | US20070032081A1 (en) |
KR (1) | KR101432832B1 (en) |
CN (1) | CN101238553B (en) |
TW (1) | TWI417957B (en) |
WO (1) | WO2007019049A2 (en) |
Cited By (39)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20070059938A1 (en) * | 2005-09-15 | 2007-03-15 | Hanako Kida | Method and system for etching silicon oxide and silicon nitride with high selectivity relative to silicon |
US20070190792A1 (en) * | 2006-02-10 | 2007-08-16 | Tokyo Electron Limited | Method and system for selectively etching a dielectric material relative to silicon |
US20090000744A1 (en) * | 2007-06-28 | 2009-01-01 | Rajinder Dhindsa | Edge ring arrangements for substrate processing |
WO2009006062A1 (en) * | 2007-06-28 | 2009-01-08 | Lam Research Corporation | Methods and apparatus for substrate processing |
US20090266299A1 (en) * | 2008-04-24 | 2009-10-29 | Applied Materials, Inc. | Low profile process kit |
US20100000683A1 (en) * | 2008-07-07 | 2010-01-07 | Lam Research Corporation | Showerhead electrode |
US20100003824A1 (en) * | 2008-07-07 | 2010-01-07 | Lam Research Corporation | Clamped showerhead electrode assembly |
EP2149899A1 (en) * | 2007-06-22 | 2010-02-03 | Ulvac, Inc. | Etching method and etching apparatus |
US20100040768A1 (en) * | 2008-08-15 | 2010-02-18 | Lam Research Corporation | Temperature controlled hot edge ring assembly |
US20100252197A1 (en) * | 2009-04-07 | 2010-10-07 | Lam Reseach Corporation | Showerhead electrode with centering feature |
US20110070740A1 (en) * | 2009-09-18 | 2011-03-24 | Lam Research Corporation | Clamped monolithic showerhead electrode |
US20110083809A1 (en) * | 2009-10-13 | 2011-04-14 | Lam Research Corporation | Edge-clamped and mechanically fastened inner electrode of showerhead electrode assembly |
US20110132874A1 (en) * | 2009-12-03 | 2011-06-09 | Richard Gottscho | Small plasma chamber systems and methods |
US20110212624A1 (en) * | 2010-02-26 | 2011-09-01 | Hudson Eric A | System, method and apparatus for plasma etch having independent control of ion generation and dissociation of process gas |
US8268184B2 (en) | 2010-06-29 | 2012-09-18 | Tokyo Electron Limited | Etch process for reducing silicon recess |
US8272346B2 (en) | 2009-04-10 | 2012-09-25 | Lam Research Corporation | Gasket with positioning feature for clamped monolithic showerhead electrode |
US20130075037A1 (en) * | 2008-03-21 | 2013-03-28 | Tokyo Electron Limited | Plasma processing apparatus |
US8501630B2 (en) | 2010-09-28 | 2013-08-06 | Tokyo Electron Limited | Selective etch process for silicon nitride |
US8573152B2 (en) | 2010-09-03 | 2013-11-05 | Lam Research Corporation | Showerhead electrode |
WO2014014822A1 (en) * | 2012-07-17 | 2014-01-23 | Applied Materials, Inc. | Two piece shutter disk assembly for a substrate process chamber |
US8988848B2 (en) | 2011-12-15 | 2015-03-24 | Applied Materials, Inc. | Extended and independent RF powered cathode substrate for extreme edge tunability |
US8999104B2 (en) | 2010-08-06 | 2015-04-07 | Lam Research Corporation | Systems, methods and apparatus for separate plasma source control |
US9155181B2 (en) | 2010-08-06 | 2015-10-06 | Lam Research Corporation | Distributed multi-zone plasma source systems, methods and apparatus |
US9177762B2 (en) | 2011-11-16 | 2015-11-03 | Lam Research Corporation | System, method and apparatus of a wedge-shaped parallel plate plasma reactor for substrate processing |
US9449793B2 (en) | 2010-08-06 | 2016-09-20 | Lam Research Corporation | Systems, methods and apparatus for choked flow element extraction |
US20170301566A1 (en) * | 2007-01-26 | 2017-10-19 | Lam Research Corporation | Lower plasma-exclusion-zone rings for a bevel etcher |
US20180005832A1 (en) * | 2016-06-30 | 2018-01-04 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor Device, Method and Tool of Manufacture |
US20180019169A1 (en) * | 2016-07-12 | 2018-01-18 | QMAT, Inc. | Backing substrate stabilizing donor substrate for implant or reclamation |
US9967965B2 (en) | 2010-08-06 | 2018-05-08 | Lam Research Corporation | Distributed, concentric multi-zone plasma source systems, methods and apparatus |
US10032661B2 (en) | 2016-11-18 | 2018-07-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device, method, and tool of manufacture |
US10283325B2 (en) | 2012-10-10 | 2019-05-07 | Lam Research Corporation | Distributed multi-zone plasma source systems, methods and apparatus |
CN110546733A (en) * | 2017-03-31 | 2019-12-06 | 马特森技术有限公司 | Preventing material deposition on a workpiece in a processing chamber |
CN111354672A (en) * | 2018-12-21 | 2020-06-30 | 夏泰鑫半导体(青岛)有限公司 | Electrostatic chuck and plasma processing apparatus |
US11043406B2 (en) | 2018-04-18 | 2021-06-22 | Applied Materials, Inc. | Two piece shutter disk assembly with self-centering feature |
CN113039626A (en) * | 2019-02-01 | 2021-06-25 | 应用材料公司 | Temperature and bias control of edge ring |
US11251028B2 (en) | 2018-05-12 | 2022-02-15 | Applied Materials, Inc. | Pre-clean chamber with integrated shutter garage |
US11270905B2 (en) * | 2019-07-01 | 2022-03-08 | Applied Materials, Inc. | Modulating film properties by optimizing plasma coupling materials |
US20220157573A1 (en) * | 2020-11-13 | 2022-05-19 | Tokyo Electron Limited | Edge ring and substrate processing apparatus |
US20220293397A1 (en) * | 2021-03-10 | 2022-09-15 | Applied Materials, Inc. | Substrate edge ring that extends process environment beyond substrate diameter |
Families Citing this family (29)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20070032081A1 (en) | 2005-08-08 | 2007-02-08 | Jeremy Chang | Edge ring assembly with dielectric spacer ring |
JP5317424B2 (en) * | 2007-03-28 | 2013-10-16 | 東京エレクトロン株式会社 | Plasma processing equipment |
US8547085B2 (en) * | 2008-07-07 | 2013-10-01 | Lam Research Corporation | Plasma-facing probe arrangement including vacuum gap for use in a plasma processing chamber |
US8869741B2 (en) * | 2008-12-19 | 2014-10-28 | Lam Research Corporation | Methods and apparatus for dual confinement and ultra-high pressure in an adjustable gap plasma chamber |
WO2011065965A2 (en) * | 2009-11-30 | 2011-06-03 | Lam Research Corporation | An electrostatic chuck with an angled sidewall |
DE202010015933U1 (en) * | 2009-12-01 | 2011-03-31 | Lam Research Corp.(N.D.Ges.D.Staates Delaware), Fremont | An edge ring arrangement for plasma etching chambers |
US20120318455A1 (en) * | 2011-06-14 | 2012-12-20 | Andreas Fischer | Passive compensation for temperature-dependent wafer gap changes in plasma processing systems |
CN103165374B (en) * | 2011-12-08 | 2017-05-10 | 中微半导体设备(上海)有限公司 | Plasma processing device and edge ring applied to the same |
CN103187232B (en) * | 2011-12-28 | 2015-09-16 | 中微半导体设备(上海)有限公司 | A kind of focusing ring reducing chip back surface generation polymer |
AU2013334189B2 (en) | 2012-10-24 | 2018-08-02 | Genmark Diagnostics, Inc. | Integrated multiplex target analysis |
US10217615B2 (en) | 2013-12-16 | 2019-02-26 | Lam Research Corporation | Plasma processing apparatus and component thereof including an optical fiber for determining a temperature thereof |
US10804081B2 (en) | 2013-12-20 | 2020-10-13 | Lam Research Corporation | Edge ring dimensioned to extend lifetime of elastomer seal in a plasma processing chamber |
CN103811247B (en) * | 2014-02-17 | 2016-04-13 | 清华大学 | For plasma etching focusing ring and there is its plasma etching apparatus |
KR101594928B1 (en) * | 2014-03-06 | 2016-02-17 | 피에스케이 주식회사 | Apparatus and method for treating a substrate |
US11085564B2 (en) | 2015-11-11 | 2021-08-10 | Greene, Tweed Technologies, Inc. | Sealing rings and sealing ring assemblies for high temperature end applications |
US9922857B1 (en) * | 2016-11-03 | 2018-03-20 | Lam Research Corporation | Electrostatically clamped edge ring |
US9947517B1 (en) * | 2016-12-16 | 2018-04-17 | Applied Materials, Inc. | Adjustable extended electrode for edge uniformity control |
KR101927936B1 (en) * | 2017-06-09 | 2018-12-11 | 세메스 주식회사 | Substrate treating apparatus |
CN115938902B (en) * | 2017-12-15 | 2024-10-29 | 朗姆研究公司 | Ring structure and system for use in a plasma chamber |
US11387134B2 (en) * | 2018-01-19 | 2022-07-12 | Applied Materials, Inc. | Process kit for a substrate support |
WO2020036613A1 (en) * | 2018-08-13 | 2020-02-20 | Lam Research Corporation | Replaceable and/or collapsible edge ring assemblies for plasma sheath tuning incorporating edge ring positioning and centering features |
CN109767968B (en) * | 2018-12-17 | 2021-06-08 | 北京北方华创微电子装备有限公司 | Lower electrode structure and reaction chamber |
US11018046B2 (en) | 2019-04-12 | 2021-05-25 | Samsung Electronics Co., Ltd. | Substrate processing apparatus including edge ring |
WO2020257095A1 (en) * | 2019-06-18 | 2020-12-24 | Lam Research Corporation | Reduced diameter carrier ring hardware for substrate processing systems |
KR102214333B1 (en) | 2019-06-27 | 2021-02-10 | 세메스 주식회사 | Apparatus and method for treating substrate |
JP2022544494A (en) * | 2019-08-14 | 2022-10-19 | ラム リサーチ コーポレーション | Movable edge ring for substrate processing system |
KR102116474B1 (en) * | 2020-02-04 | 2020-05-28 | 피에스케이 주식회사 | Substrate processing apparatus and substrate processing method |
CN111681976B (en) * | 2020-07-01 | 2024-09-27 | 上海邦芯半导体科技有限公司 | Inductive coupling edge etching reaction device and edge etching method |
CN113097038B (en) * | 2021-02-25 | 2022-07-15 | 长江存储科技有限责任公司 | Etching device |
Citations (39)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4340462A (en) * | 1981-02-13 | 1982-07-20 | Lam Research Corporation | Adjustable electrode plasma processing chamber |
US4948458A (en) * | 1989-08-14 | 1990-08-14 | Lam Research Corporation | Method and apparatus for producing magnetically-coupled planar plasma |
US5200232A (en) * | 1990-12-11 | 1993-04-06 | Lam Research Corporation | Reaction chamber design and method to minimize particle generation in chemical vapor deposition reactors |
US5667631A (en) * | 1996-06-28 | 1997-09-16 | Lam Research Corporation | Dry etching of transparent electrodes in a low pressure plasma reactor |
US5748434A (en) * | 1996-06-14 | 1998-05-05 | Applied Materials, Inc. | Shield for an electrostatic chuck |
US5805408A (en) * | 1995-12-22 | 1998-09-08 | Lam Research Corporation | Electrostatic clamp with lip seal for clamping substrates |
US5820723A (en) * | 1996-06-05 | 1998-10-13 | Lam Research Corporation | Universal vacuum chamber including equipment modules such as a plasma generating source, vacuum pumping arrangement and/or cantilevered substrate support |
US5824605A (en) * | 1995-07-31 | 1998-10-20 | Lam Research Corporation | Gas dispersion window for plasma apparatus and method of use thereof |
US5948704A (en) * | 1996-06-05 | 1999-09-07 | Lam Research Corporation | High flow vacuum chamber including equipment modules such as a plasma generating source, vacuum pumping arrangement and/or cantilevered substrate support |
US5998932A (en) * | 1998-06-26 | 1999-12-07 | Lam Research Corporation | Focus ring arrangement for substantially eliminating unconfined plasma in a plasma processing chamber |
US6013155A (en) * | 1996-06-28 | 2000-01-11 | Lam Research Corporation | Gas injection system for plasma processing |
US6013984A (en) * | 1998-06-10 | 2000-01-11 | Lam Research Corporation | Ion energy attenuation method by determining the required number of ion collisions |
US6019060A (en) * | 1998-06-24 | 2000-02-01 | Lam Research Corporation | Cam-based arrangement for positioning confinement rings in a plasma processing chamber |
US6039836A (en) * | 1997-12-19 | 2000-03-21 | Lam Research Corporation | Focus rings |
US6042687A (en) * | 1997-06-30 | 2000-03-28 | Lam Research Corporation | Method and apparatus for improving etch and deposition uniformity in plasma semiconductor processing |
US6090304A (en) * | 1997-08-28 | 2000-07-18 | Lam Research Corporation | Methods for selective plasma etch |
US6140612A (en) * | 1995-06-07 | 2000-10-31 | Lam Research Corporation | Controlling the temperature of a wafer by varying the pressure of gas between the underside of the wafer and the chuck |
US6184158B1 (en) * | 1996-12-23 | 2001-02-06 | Lam Research Corporation | Inductively coupled plasma CVD |
US6230651B1 (en) * | 1998-12-30 | 2001-05-15 | Lam Research Corporation | Gas injection system for plasma processing |
US6245192B1 (en) * | 1999-06-30 | 2001-06-12 | Lam Research Corporation | Gas distribution apparatus for semiconductor processing |
US6333272B1 (en) * | 2000-10-06 | 2001-12-25 | Lam Research Corporation | Gas distribution apparatus for semiconductor processing |
US6383931B1 (en) * | 2000-02-11 | 2002-05-07 | Lam Research Corporation | Convertible hot edge ring to improve low-K dielectric etch |
US6391787B1 (en) * | 2000-10-13 | 2002-05-21 | Lam Research Corporation | Stepped upper electrode for plasma processing uniformity |
US6426304B1 (en) * | 2000-06-30 | 2002-07-30 | Lam Research Corporation | Post etch photoresist strip with hydrogen for organosilicate glass low-κ etch applications |
US6475336B1 (en) * | 2000-10-06 | 2002-11-05 | Lam Research Corporation | Electrostatically clamped edge ring for plasma processing |
US20030013315A1 (en) * | 1998-09-23 | 2003-01-16 | Samsung Electronics Co., Ltd. | Process chamber used in manufacture of semiconductor device, capable of reducing contamination by particulates |
US6552296B2 (en) * | 1997-06-26 | 2003-04-22 | Applied Science And Technology, Inc. | Toroidal low-field reactive gas source |
US6551939B2 (en) * | 1998-03-17 | 2003-04-22 | Anneal Corporation | Plasma surface treatment method and resulting device |
US20030075274A1 (en) * | 1995-09-01 | 2003-04-24 | Halpin Michael W. | Wafer support system |
US6579465B1 (en) * | 1998-03-17 | 2003-06-17 | Anneal Corporation | Plasma surface treatment method and resulting device |
US6630407B2 (en) * | 2001-03-30 | 2003-10-07 | Lam Research Corporation | Plasma etching of organic antireflective coating |
US6641698B2 (en) * | 2000-12-22 | 2003-11-04 | Lsi Logic Corporation | Integrated circuit fabrication dual plasma process with separate introduction of different gases into gas flow |
US6746961B2 (en) * | 2001-06-19 | 2004-06-08 | Lam Research Corporation | Plasma etching of dielectric layer with etch profile control |
US6805139B1 (en) * | 1999-10-20 | 2004-10-19 | Mattson Technology, Inc. | Systems and methods for photoresist strip and residue treatment in integrated circuit manufacturing |
US6834656B2 (en) * | 2001-05-23 | 2004-12-28 | Axcelis Technology, Inc. | Plasma process for removing polymer and residues from substrates |
US6838012B2 (en) * | 2002-10-31 | 2005-01-04 | Lam Research Corporation | Methods for etching dielectric materials |
US6852636B1 (en) * | 1999-12-27 | 2005-02-08 | Lam Research Corporation | Insitu post etch process to remove remaining photoresist and residual sidewall passivation |
US7014788B1 (en) * | 1998-06-10 | 2006-03-21 | Jim Mitzel | Surface treatment method and equipment |
US20070000614A1 (en) * | 2003-03-21 | 2007-01-04 | Tokyo Electron Limited | Method and apparatus for reducing substrate backside deposition during processing |
Family Cites Families (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS5911629A (en) | 1982-07-12 | 1984-01-21 | Toshiba Corp | Surface cleaning method |
WO1997011482A2 (en) | 1995-09-05 | 1997-03-27 | Lsi Logic Corporation | Removal of halogens and photoresist from wafers |
US6364957B1 (en) * | 1997-10-09 | 2002-04-02 | Applied Materials, Inc. | Support assembly with thermal expansion compensation |
US6451157B1 (en) * | 1999-09-23 | 2002-09-17 | Lam Research Corporation | Gas distribution apparatus for semiconductor processing |
US7850174B2 (en) * | 2003-01-07 | 2010-12-14 | Tokyo Electron Limited | Plasma processing apparatus and focus ring |
TWI488236B (en) * | 2003-09-05 | 2015-06-11 | Tokyo Electron Ltd | Focusing ring and plasma processing device |
JP4588391B2 (en) | 2004-09-01 | 2010-12-01 | 芝浦メカトロニクス株式会社 | Ashing method and ashing apparatus |
US20070032081A1 (en) | 2005-08-08 | 2007-02-08 | Jeremy Chang | Edge ring assembly with dielectric spacer ring |
-
2005
- 2005-08-08 US US11/198,296 patent/US20070032081A1/en not_active Abandoned
-
2006
- 2006-07-24 WO PCT/US2006/028844 patent/WO2007019049A2/en active Application Filing
- 2006-07-24 KR KR1020087003093A patent/KR101432832B1/en active IP Right Grant
- 2006-07-24 CN CN200680028968.9A patent/CN101238553B/en active Active
- 2006-08-08 TW TW095129053A patent/TWI417957B/en active
-
2009
- 2009-03-31 US US12/415,114 patent/US8500953B2/en active Active
-
2013
- 2013-07-02 US US13/933,785 patent/US8911589B2/en active Active
Patent Citations (40)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4340462A (en) * | 1981-02-13 | 1982-07-20 | Lam Research Corporation | Adjustable electrode plasma processing chamber |
US4948458A (en) * | 1989-08-14 | 1990-08-14 | Lam Research Corporation | Method and apparatus for producing magnetically-coupled planar plasma |
US5200232A (en) * | 1990-12-11 | 1993-04-06 | Lam Research Corporation | Reaction chamber design and method to minimize particle generation in chemical vapor deposition reactors |
US6140612A (en) * | 1995-06-07 | 2000-10-31 | Lam Research Corporation | Controlling the temperature of a wafer by varying the pressure of gas between the underside of the wafer and the chuck |
US5824605A (en) * | 1995-07-31 | 1998-10-20 | Lam Research Corporation | Gas dispersion window for plasma apparatus and method of use thereof |
US20030075274A1 (en) * | 1995-09-01 | 2003-04-24 | Halpin Michael W. | Wafer support system |
US5805408A (en) * | 1995-12-22 | 1998-09-08 | Lam Research Corporation | Electrostatic clamp with lip seal for clamping substrates |
US5820723A (en) * | 1996-06-05 | 1998-10-13 | Lam Research Corporation | Universal vacuum chamber including equipment modules such as a plasma generating source, vacuum pumping arrangement and/or cantilevered substrate support |
US5948704A (en) * | 1996-06-05 | 1999-09-07 | Lam Research Corporation | High flow vacuum chamber including equipment modules such as a plasma generating source, vacuum pumping arrangement and/or cantilevered substrate support |
US5748434A (en) * | 1996-06-14 | 1998-05-05 | Applied Materials, Inc. | Shield for an electrostatic chuck |
US6013155A (en) * | 1996-06-28 | 2000-01-11 | Lam Research Corporation | Gas injection system for plasma processing |
US5667631A (en) * | 1996-06-28 | 1997-09-16 | Lam Research Corporation | Dry etching of transparent electrodes in a low pressure plasma reactor |
US6184158B1 (en) * | 1996-12-23 | 2001-02-06 | Lam Research Corporation | Inductively coupled plasma CVD |
US6552296B2 (en) * | 1997-06-26 | 2003-04-22 | Applied Science And Technology, Inc. | Toroidal low-field reactive gas source |
US6042687A (en) * | 1997-06-30 | 2000-03-28 | Lam Research Corporation | Method and apparatus for improving etch and deposition uniformity in plasma semiconductor processing |
US6090304A (en) * | 1997-08-28 | 2000-07-18 | Lam Research Corporation | Methods for selective plasma etch |
US6039836A (en) * | 1997-12-19 | 2000-03-21 | Lam Research Corporation | Focus rings |
US6551939B2 (en) * | 1998-03-17 | 2003-04-22 | Anneal Corporation | Plasma surface treatment method and resulting device |
US6579465B1 (en) * | 1998-03-17 | 2003-06-17 | Anneal Corporation | Plasma surface treatment method and resulting device |
US7014788B1 (en) * | 1998-06-10 | 2006-03-21 | Jim Mitzel | Surface treatment method and equipment |
US6013984A (en) * | 1998-06-10 | 2000-01-11 | Lam Research Corporation | Ion energy attenuation method by determining the required number of ion collisions |
US6019060A (en) * | 1998-06-24 | 2000-02-01 | Lam Research Corporation | Cam-based arrangement for positioning confinement rings in a plasma processing chamber |
US5998932A (en) * | 1998-06-26 | 1999-12-07 | Lam Research Corporation | Focus ring arrangement for substantially eliminating unconfined plasma in a plasma processing chamber |
US20030013315A1 (en) * | 1998-09-23 | 2003-01-16 | Samsung Electronics Co., Ltd. | Process chamber used in manufacture of semiconductor device, capable of reducing contamination by particulates |
US6230651B1 (en) * | 1998-12-30 | 2001-05-15 | Lam Research Corporation | Gas injection system for plasma processing |
US6245192B1 (en) * | 1999-06-30 | 2001-06-12 | Lam Research Corporation | Gas distribution apparatus for semiconductor processing |
US6805139B1 (en) * | 1999-10-20 | 2004-10-19 | Mattson Technology, Inc. | Systems and methods for photoresist strip and residue treatment in integrated circuit manufacturing |
US6852636B1 (en) * | 1999-12-27 | 2005-02-08 | Lam Research Corporation | Insitu post etch process to remove remaining photoresist and residual sidewall passivation |
US6383931B1 (en) * | 2000-02-11 | 2002-05-07 | Lam Research Corporation | Convertible hot edge ring to improve low-K dielectric etch |
US6426304B1 (en) * | 2000-06-30 | 2002-07-30 | Lam Research Corporation | Post etch photoresist strip with hydrogen for organosilicate glass low-κ etch applications |
US6333272B1 (en) * | 2000-10-06 | 2001-12-25 | Lam Research Corporation | Gas distribution apparatus for semiconductor processing |
US6475336B1 (en) * | 2000-10-06 | 2002-11-05 | Lam Research Corporation | Electrostatically clamped edge ring for plasma processing |
US6824627B2 (en) * | 2000-10-13 | 2004-11-30 | Lam Research Corporation | Stepped upper electrode for plasma processing uniformity |
US6391787B1 (en) * | 2000-10-13 | 2002-05-21 | Lam Research Corporation | Stepped upper electrode for plasma processing uniformity |
US6641698B2 (en) * | 2000-12-22 | 2003-11-04 | Lsi Logic Corporation | Integrated circuit fabrication dual plasma process with separate introduction of different gases into gas flow |
US6630407B2 (en) * | 2001-03-30 | 2003-10-07 | Lam Research Corporation | Plasma etching of organic antireflective coating |
US6834656B2 (en) * | 2001-05-23 | 2004-12-28 | Axcelis Technology, Inc. | Plasma process for removing polymer and residues from substrates |
US6746961B2 (en) * | 2001-06-19 | 2004-06-08 | Lam Research Corporation | Plasma etching of dielectric layer with etch profile control |
US6838012B2 (en) * | 2002-10-31 | 2005-01-04 | Lam Research Corporation | Methods for etching dielectric materials |
US20070000614A1 (en) * | 2003-03-21 | 2007-01-04 | Tokyo Electron Limited | Method and apparatus for reducing substrate backside deposition during processing |
Cited By (76)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20070059938A1 (en) * | 2005-09-15 | 2007-03-15 | Hanako Kida | Method and system for etching silicon oxide and silicon nitride with high selectivity relative to silicon |
US20070190792A1 (en) * | 2006-02-10 | 2007-08-16 | Tokyo Electron Limited | Method and system for selectively etching a dielectric material relative to silicon |
US7393788B2 (en) | 2006-02-10 | 2008-07-01 | Cook Julie A | Method and system for selectively etching a dielectric material relative to silicon |
US20170301566A1 (en) * | 2007-01-26 | 2017-10-19 | Lam Research Corporation | Lower plasma-exclusion-zone rings for a bevel etcher |
US10811282B2 (en) | 2007-01-26 | 2020-10-20 | Lam Research Corporation | Upper plasma-exclusion-zone rings for a bevel etcher |
US10832923B2 (en) * | 2007-01-26 | 2020-11-10 | Lam Research Corporation | Lower plasma-exclusion-zone rings for a bevel etcher |
EP2149899A1 (en) * | 2007-06-22 | 2010-02-03 | Ulvac, Inc. | Etching method and etching apparatus |
US20100213170A1 (en) * | 2007-06-22 | 2010-08-26 | Ulvac, Inc. | Etching method and etching apparatus |
EP2149899A4 (en) * | 2007-06-22 | 2010-05-26 | Ulvac Inc | Etching method and etching apparatus |
KR101155837B1 (en) * | 2007-06-28 | 2012-06-21 | 램 리써치 코포레이션 | Edge ring arrangements for substrate processing |
US7837827B2 (en) | 2007-06-28 | 2010-11-23 | Lam Research Corporation | Edge ring arrangements for substrate processing |
US9184074B2 (en) * | 2007-06-28 | 2015-11-10 | Lam Research Corporation | Apparatus and methods for edge ring implementation for substrate processing |
US20090000744A1 (en) * | 2007-06-28 | 2009-01-01 | Rajinder Dhindsa | Edge ring arrangements for substrate processing |
US7758764B2 (en) | 2007-06-28 | 2010-07-20 | Lam Research Corporation | Methods and apparatus for substrate processing |
US20090071938A1 (en) * | 2007-06-28 | 2009-03-19 | Rajinder Dhindsa | Methods and apparatus for substrate processing |
KR101513752B1 (en) | 2007-06-28 | 2015-04-20 | 램 리써치 코포레이션 | Methods and apparatus for substrate processing |
US8211324B2 (en) | 2007-06-28 | 2012-07-03 | Lam Research Corporation | Methods and arrangements for controlling plasma processing parameters |
US20110070743A1 (en) * | 2007-06-28 | 2011-03-24 | Rajinder Dhindsa | Apparatus and methods for edge ring implementation for substrate processing |
WO2009006062A1 (en) * | 2007-06-28 | 2009-01-08 | Lam Research Corporation | Methods and apparatus for substrate processing |
WO2009006038A1 (en) * | 2007-06-28 | 2009-01-08 | Lam Research Corporation | Edge ring arrangements for substrate processing |
US8651049B2 (en) * | 2008-03-21 | 2014-02-18 | Tokyo Electron Limited | Plasma processing apparatus |
TWI494994B (en) * | 2008-03-21 | 2015-08-01 | Tokyo Electron Ltd | Plasma processing device |
US20130075037A1 (en) * | 2008-03-21 | 2013-03-28 | Tokyo Electron Limited | Plasma processing apparatus |
CN102017122A (en) * | 2008-04-24 | 2011-04-13 | 应用材料股份有限公司 | Low profile process kit |
US20090266299A1 (en) * | 2008-04-24 | 2009-10-29 | Applied Materials, Inc. | Low profile process kit |
US8409355B2 (en) * | 2008-04-24 | 2013-04-02 | Applied Materials, Inc. | Low profile process kit |
US8206506B2 (en) | 2008-07-07 | 2012-06-26 | Lam Research Corporation | Showerhead electrode |
US8161906B2 (en) | 2008-07-07 | 2012-04-24 | Lam Research Corporation | Clamped showerhead electrode assembly |
US20100000683A1 (en) * | 2008-07-07 | 2010-01-07 | Lam Research Corporation | Showerhead electrode |
US8313805B2 (en) | 2008-07-07 | 2012-11-20 | Lam Research Corporation | Clamped showerhead electrode assembly |
US20100003824A1 (en) * | 2008-07-07 | 2010-01-07 | Lam Research Corporation | Clamped showerhead electrode assembly |
US8449679B2 (en) * | 2008-08-15 | 2013-05-28 | Lam Research Corporation | Temperature controlled hot edge ring assembly |
US20100040768A1 (en) * | 2008-08-15 | 2010-02-18 | Lam Research Corporation | Temperature controlled hot edge ring assembly |
US20100252197A1 (en) * | 2009-04-07 | 2010-10-07 | Lam Reseach Corporation | Showerhead electrode with centering feature |
US8402918B2 (en) | 2009-04-07 | 2013-03-26 | Lam Research Corporation | Showerhead electrode with centering feature |
US8272346B2 (en) | 2009-04-10 | 2012-09-25 | Lam Research Corporation | Gasket with positioning feature for clamped monolithic showerhead electrode |
US8536071B2 (en) | 2009-04-10 | 2013-09-17 | Lam Research Corporation | Gasket with positioning feature for clamped monolithic showerhead electrode |
US20110070740A1 (en) * | 2009-09-18 | 2011-03-24 | Lam Research Corporation | Clamped monolithic showerhead electrode |
US8419959B2 (en) | 2009-09-18 | 2013-04-16 | Lam Research Corporation | Clamped monolithic showerhead electrode |
US10262834B2 (en) | 2009-10-13 | 2019-04-16 | Lam Research Corporation | Edge-clamped and mechanically fastened inner electrode of showerhead electrode assembly |
US9245716B2 (en) | 2009-10-13 | 2016-01-26 | Lam Research Corporation | Edge-clamped and mechanically fastened inner electrode of showerhead electrode assembly |
US20110083809A1 (en) * | 2009-10-13 | 2011-04-14 | Lam Research Corporation | Edge-clamped and mechanically fastened inner electrode of showerhead electrode assembly |
US9911578B2 (en) | 2009-12-03 | 2018-03-06 | Lam Research Corporation | Small plasma chamber systems and methods |
US9111729B2 (en) | 2009-12-03 | 2015-08-18 | Lam Research Corporation | Small plasma chamber systems and methods |
US20110132874A1 (en) * | 2009-12-03 | 2011-06-09 | Richard Gottscho | Small plasma chamber systems and methods |
US20110212624A1 (en) * | 2010-02-26 | 2011-09-01 | Hudson Eric A | System, method and apparatus for plasma etch having independent control of ion generation and dissociation of process gas |
US9735020B2 (en) | 2010-02-26 | 2017-08-15 | Lam Research Corporation | System, method and apparatus for plasma etch having independent control of ion generation and dissociation of process gas |
US9190289B2 (en) * | 2010-02-26 | 2015-11-17 | Lam Research Corporation | System, method and apparatus for plasma etch having independent control of ion generation and dissociation of process gas |
US8268184B2 (en) | 2010-06-29 | 2012-09-18 | Tokyo Electron Limited | Etch process for reducing silicon recess |
US9967965B2 (en) | 2010-08-06 | 2018-05-08 | Lam Research Corporation | Distributed, concentric multi-zone plasma source systems, methods and apparatus |
US8999104B2 (en) | 2010-08-06 | 2015-04-07 | Lam Research Corporation | Systems, methods and apparatus for separate plasma source control |
US9449793B2 (en) | 2010-08-06 | 2016-09-20 | Lam Research Corporation | Systems, methods and apparatus for choked flow element extraction |
US9155181B2 (en) | 2010-08-06 | 2015-10-06 | Lam Research Corporation | Distributed multi-zone plasma source systems, methods and apparatus |
US8573152B2 (en) | 2010-09-03 | 2013-11-05 | Lam Research Corporation | Showerhead electrode |
US8501630B2 (en) | 2010-09-28 | 2013-08-06 | Tokyo Electron Limited | Selective etch process for silicon nitride |
US9177762B2 (en) | 2011-11-16 | 2015-11-03 | Lam Research Corporation | System, method and apparatus of a wedge-shaped parallel plate plasma reactor for substrate processing |
US10825708B2 (en) | 2011-12-15 | 2020-11-03 | Applied Materials, Inc. | Process kit components for use with an extended and independent RF powered cathode substrate for extreme edge tunability |
US8988848B2 (en) | 2011-12-15 | 2015-03-24 | Applied Materials, Inc. | Extended and independent RF powered cathode substrate for extreme edge tunability |
WO2014014822A1 (en) * | 2012-07-17 | 2014-01-23 | Applied Materials, Inc. | Two piece shutter disk assembly for a substrate process chamber |
US9252002B2 (en) | 2012-07-17 | 2016-02-02 | Applied Materials, Inc. | Two piece shutter disk assembly for a substrate process chamber |
US10283325B2 (en) | 2012-10-10 | 2019-05-07 | Lam Research Corporation | Distributed multi-zone plasma source systems, methods and apparatus |
US20180005832A1 (en) * | 2016-06-30 | 2018-01-04 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor Device, Method and Tool of Manufacture |
US10163642B2 (en) * | 2016-06-30 | 2018-12-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device, method and tool of manufacture |
US20180019169A1 (en) * | 2016-07-12 | 2018-01-18 | QMAT, Inc. | Backing substrate stabilizing donor substrate for implant or reclamation |
US10032661B2 (en) | 2016-11-18 | 2018-07-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device, method, and tool of manufacture |
CN110546733A (en) * | 2017-03-31 | 2019-12-06 | 马特森技术有限公司 | Preventing material deposition on a workpiece in a processing chamber |
US11251026B2 (en) * | 2017-03-31 | 2022-02-15 | Mattson Technology, Inc. | Material deposition prevention on a workpiece in a process chamber |
CN110546733B (en) * | 2017-03-31 | 2022-10-11 | 玛特森技术公司 | Preventing material deposition on a workpiece in a processing chamber |
US11043406B2 (en) | 2018-04-18 | 2021-06-22 | Applied Materials, Inc. | Two piece shutter disk assembly with self-centering feature |
US11251028B2 (en) | 2018-05-12 | 2022-02-15 | Applied Materials, Inc. | Pre-clean chamber with integrated shutter garage |
CN111354672A (en) * | 2018-12-21 | 2020-06-30 | 夏泰鑫半导体(青岛)有限公司 | Electrostatic chuck and plasma processing apparatus |
CN113039626A (en) * | 2019-02-01 | 2021-06-25 | 应用材料公司 | Temperature and bias control of edge ring |
US11810768B2 (en) | 2019-02-01 | 2023-11-07 | Applied Materials, Inc. | Temperature and bias control of edge ring |
US11270905B2 (en) * | 2019-07-01 | 2022-03-08 | Applied Materials, Inc. | Modulating film properties by optimizing plasma coupling materials |
US20220157573A1 (en) * | 2020-11-13 | 2022-05-19 | Tokyo Electron Limited | Edge ring and substrate processing apparatus |
US20220293397A1 (en) * | 2021-03-10 | 2022-09-15 | Applied Materials, Inc. | Substrate edge ring that extends process environment beyond substrate diameter |
Also Published As
Publication number | Publication date |
---|---|
TW200715402A (en) | 2007-04-16 |
US8911589B2 (en) | 2014-12-16 |
CN101238553B (en) | 2014-07-02 |
US8500953B2 (en) | 2013-08-06 |
US20130292056A1 (en) | 2013-11-07 |
US20090186487A1 (en) | 2009-07-23 |
WO2007019049A2 (en) | 2007-02-15 |
KR101432832B1 (en) | 2014-08-26 |
TWI417957B (en) | 2013-12-01 |
CN101238553A (en) | 2008-08-06 |
WO2007019049A3 (en) | 2007-12-27 |
KR20080032163A (en) | 2008-04-14 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8911589B2 (en) | Edge ring assembly with dielectric spacer ring | |
US10854431B2 (en) | Plasma processing apparatus and method | |
US8845856B2 (en) | Edge ring assembly for plasma etching chambers | |
EP2479782B1 (en) | Plasma processing apparatus and method | |
TWI447807B (en) | Integrated capacitive and inductive power sources for a plasma etching chamber | |
US6838012B2 (en) | Methods for etching dielectric materials | |
JP5470421B2 (en) | Plasma processing chamber | |
EP1269529B1 (en) | Method for improving uniformity and reducing etch rate variation of etching polysilicon | |
US8222157B2 (en) | Hybrid RF capacitively and inductively coupled plasma source using multifrequency RF powers and methods of use thereof | |
US20100126668A1 (en) | Plasma processing apparatus and method | |
KR20050016080A (en) | Selective etching of carbon-doped low-k dielectrics | |
WO1999040608A1 (en) | High selectivity etch using an external plasma discharge | |
US20060021704A1 (en) | Method and apparatus for etching Si | |
US20220349050A1 (en) | Method and apparatus with high conductance components for chamber cleaning | |
US11810792B2 (en) | Etching method and substrate processing apparatus |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: LAM RESEARCH CORPORATION, CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:CHANG, JEREMY;FISCHER, ANDREAS;KADKHODAYAN, BABAK;REEL/FRAME:016867/0818 Effective date: 20050802 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |