Nothing Special   »   [go: up one dir, main page]

US20060033166A1 - Electronic devices having partially elevated source/drain structures and related methods - Google Patents

Electronic devices having partially elevated source/drain structures and related methods Download PDF

Info

Publication number
US20060033166A1
US20060033166A1 US11/020,311 US2031104A US2006033166A1 US 20060033166 A1 US20060033166 A1 US 20060033166A1 US 2031104 A US2031104 A US 2031104A US 2006033166 A1 US2006033166 A1 US 2006033166A1
Authority
US
United States
Prior art keywords
semiconductor substrate
gate electrode
insulating layer
doped regions
forming
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/020,311
Inventor
Min-Cheol Park
Sung-Hoi Hur
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Samsung Electronics Co Ltd
Original Assignee
Samsung Electronics Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Samsung Electronics Co Ltd filed Critical Samsung Electronics Co Ltd
Assigned to SAMSUNG ELECTRONICS CO., INC. reassignment SAMSUNG ELECTRONICS CO., INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: HUR, SUNG-HOI, PARK, MIN-CHEOL
Publication of US20060033166A1 publication Critical patent/US20060033166A1/en
Priority to US11/638,775 priority Critical patent/US7585710B2/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/66568Lateral single gate silicon transistors
    • H01L29/66613Lateral single gate silicon transistors with a gate recessing step, e.g. using local oxidation
    • H01L29/66628Lateral single gate silicon transistors with a gate recessing step, e.g. using local oxidation recessing the gate by forming single crystalline semiconductor material at the source or drain location
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02225Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02225Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
    • H01L21/0226Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process
    • H01L21/02293Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process formation of epitaxial layers by a deposition process
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/22Diffusion of impurity materials, e.g. doping materials, electrode materials, into or out of a semiconductor body, or between semiconductor regions; Interactions between two or more impurities; Redistribution of impurities
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/28Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
    • H01L21/283Deposition of conductive or insulating materials for electrodes conducting electric current
    • H01L21/285Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation
    • H01L21/28506Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers
    • H01L21/28512Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers on semiconductor bodies comprising elements of Group IV of the Periodic Table
    • H01L21/28525Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers on semiconductor bodies comprising elements of Group IV of the Periodic Table the conductive layers comprising semiconducting material
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/76877Filling of holes, grooves or trenches, e.g. vias, with conductive material
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate

Definitions

  • the present invention relates to semiconductor devices, and more particularly to high voltage semiconductor devices and related methods.
  • Flash memory devices may need high writing and/or erasing voltages. High voltage transistors may thus be integrated into flash memory devices to supply such a high voltage to a cell array and/or to pump a low voltage up to a high voltage.
  • a junction of a high voltage transistor may be formed using an LDD (lightly doped drain) structure or a DDD (double doped drain) structure. There may be limits to manufacturing more highly integrated devices capable of resisting high voltages using such junction structures. If the depth of a low-concentration diffusion layer is reduced for the purpose of overcoming a short-channel effect, for example, a junction breakdown between a high-concentration diffusion layer and a substrate may result. If a concentration distribution of a high-concentration diffusion layer is alleviated to overcome junction breakdown, an effective area of the high-concentrated diffusion layer may increase.
  • FIGS. 1 through 3 are cross-sectional views illustrating a conventional method of fabricating a transistor.
  • a field isolation film 121 is formed in a semiconductor substrate 102 to define an active region.
  • a gate insulation layer 302 is formed on the active region, and a conductive gate layer 304 is formed on the gate insulation layer 302 .
  • a capping layer 309 is formed on the gate layer 304 .
  • a drain diffusion region 306 and a source diffusion region 308 are formed by implanting impurities into the semiconductor substrate 102 at opposite sides of the gate layer 304 .
  • First spacers 310 are formed at sidewalls of the gate layer 304 . Elevated drain and source contact structures 314 and 316 , having a drain facet 318 and a source facet 320 respectively, are formed on the semiconductor substrate 102 beside the first spacers 310 .
  • second spacers 330 are formed at both sides of the gate layer 304 , covering the source facet 320 and the drain facet 318 .
  • the capping layer 309 is etched away from the gate layer 304 . Impurities are implanted into the elevated drain contact structure 314 and the elevated source contact structure 316 . Portions of the substrate 102 adjacent to the gate layer 304 may be shielded from the implanted impurities by the second spacers 330 .
  • a drain silicide layer 340 is formed on the elevated drain contact structure 314 , a source silicide layer 342 is formed on the elevated source contact structure 316 , and a gate silicide layer 344 is formed on the elevated gate contact structure 304 .
  • An inter-level insulation layer 354 is deposited on the resultant structure for electrical isolation of components of the transistor 300 .
  • drain and source contacts 350 and 352 are formed to provide connections to the drain and source silicide layers 340 and 342 passing through the inter-level insulation layer 354 .
  • the impurity implantation is performed to dope the elevated drain contact structure 314 and the elevated source contact structure 316 to form a drain region and a source region. Accordingly, the source and drain low-concentration diffusion regions may be shallowly formed on the substrate to reduce short-channel effects. Further, since the second spacers 330 cover the source and drain facets 320 and 318 and the high-concentration impurities are implanted into the elevated drain and source contact structures, an impurity layer may not be formed deeply in lower portions of the source and drain facets 320 and 318 . A silicon layer, however, may be grown with crystallization between the gate layer and the impurity layer.
  • an electric field may be exerted on the silicon layer between the gate layer and the impurity layer. More particularly, when a voltage of 10 to 20 volts or higher is applied to the source contact or the drain contact, the voltage may be provided through the silicon layer to cause an increase of a gate potential. An increase of the gate potential due to a source or drain voltage may thus be reduced by enlarging a thickness of the gate spacer. There may be limits, however, to extending thicknesses of gate spacers in highly integrated circuit devices.
  • methods of forming an electronic device may include forming a gate electrode on a semiconductor substrate, and forming first and second impurity doped regions of the semiconductor substrate on opposite sides of the gate electrode.
  • An insulating layer may be formed on the semiconductor substrate including the first and second impurity doped regions, and first and second holes may be formed in the insulating layer. More particularly, the first and second holes may respectively expose portions of the first and second impurity doped regions.
  • first and second semiconductor layers may be formed in the respective first and second holes on the exposed portions of the first and second impurity doped regions of the semiconductor substrate.
  • Forming the first and second semiconductor layers may include forming first and second epitaxial semiconductor layers, and a crystal structure of the first and second semiconductor layers may be aligned with respect to a crystal structure of the semiconductor substrate.
  • forming the insulating layer may include forming the insulating layer on the gate electrode such that the gate electrode is between the insulating layer and the semiconductor substrate.
  • the first and second impurity doped regions of the semiconductor substrate may have impurity concentrations that are less than impurity concentrations of at least portions of the respective first and second semiconductor layers.
  • first and second conductive plugs may be formed in the respective first and second holes on the respective first and second semiconductor layers. More particularly, each of the first and second conductive plugs may include doped polysilicon. In addition or in an alternative, each of the first and second conductive plugs may include a metal, and the first and second conductive plugs may be in ohmic contact with the respective first and second semiconductor layers.
  • sidewall spacers may be formed on sidewalls of the gate electrode such that a sidewall spacer and portions of the insulating layer are between the gate electrode and each of the first and second semiconductor layers.
  • an impurity dopant concentration of each of the first and second semiconductor layers may increase with increasing distance from the semiconductor substrate.
  • a gate insulating layer may be formed such that the gate insulating layer is between the gate electrode and the semiconductor substrate.
  • an electronic device may include a semiconductor substrate and a gate electrode on the semiconductor substrate.
  • the first and second impurity doped regions of the semiconductor substrate may be on opposite sides of the gate electrode, and an insulating layer may be on the semiconductor substrate including the first and second impurity doped regions. More particularly, the insulating layer may have first and second holes therein respectively exposing portions of the first and second impurity doped regions.
  • first and second semiconductor layers may be in the respective first and second holes on the exposed portions of the first and second impurity doped regions of the semiconductor substrate.
  • the first and second semiconductor layers may be first and second epitaxial semiconductor layers, and the insulating layer may be on the gate electrode such that the gate electrode is between the insulating layer and the semiconductor substrate.
  • the first and second impurity doped regions of the semiconductor substrate may have impurity concentrations that are less than impurity concentrations of at least portions of the respective first and second semiconductor layers.
  • First and second conductive plugs may be provided in the respective first and second holes such that the first and second semiconductor layers are between the respective first and second conductive plugs and the first and second impurity doped regions of the semiconductor substrate. More particularly, each of the first and second conductive plugs may include doped polysilicon. In addition or in an alternative, each of the first and second conductive plugs may include a metal, and the first and second conductive plugs may be in ohmic contact with the respective first and second semiconductor layers.
  • Sidewall spacers may be provided on sidewalls of the gate electrode such that a sidewall spacer and portions of the insulating layer are between the gate electrode and each of the first and second semiconductor layers.
  • an impurity dopant concentration of each of the first and second semiconductor layers may increase with increasing distance from the semiconductor substrate.
  • a gate insulating layer may be provided between the gate electrode and the semiconductor substrate.
  • transistor structures and methods may be provided which reduce short-channel effects and elevate junction breakdown voltages without increasing an area of a high-concentration diffusion region.
  • Transistor structures and methods may also be provided which regulate a potential change of a gate electrode due to a high voltage applied to a high-concentration diffusion region.
  • a transistor may be provided having a partially elevated source/drain structure.
  • the transistor may include a gate electrode formed on a semiconductor substrate and a low-concentration diffusion region formed in the semiconductor substrate around both sides of the gate electrode.
  • An inter-level insulation film may be formed on an entire surface of the semiconductor substrate on which the gate electrode and the low-concentrated diffusion region are formed.
  • the inter-level insulation film may have contact holes penetrating the low-concentration diffusion region to reach the semiconductor substrate.
  • An epitaxial layer may be formed on a part of the semiconductor in the contact holes.
  • a high-concentration diffusion region may be formed in the epitaxial layer.
  • a contact pattern may fill the contact holes on the epitaxial layer.
  • the transistor may further include sidewall spacers formed at sidewalls of the gate electrode. Accordingly, the inter-level insulation film may be sandwiched between the sidewall spacers and the epitaxial layer.
  • the high-concentration diffusion region may extend to the semiconductor substrate with a predetermined depth, and its concentration may become gradually higher away from the low-concentrated diffusion region.
  • the contact pattern may be formed of a doped polysilicon or metal pattern. When the contact pattern is formed by metal, the contact pattern and the epitaxial layer may be in ohmic contact with each other.
  • methods of fabricating a transistor having a partially elevated source/drain structure may be provided.
  • the method may include forming a gate layer on a semiconductor substrate and implanting low-concentration impurities into the semiconductor substrate around both sides of the gate layer to form a low-concentration diffusion region.
  • An inter-level insulation film may be formed on an entire surface of the semiconductor substrate on which the low-concentration diffusion region is formed.
  • the inter-level insulation film may be patterned to form contact holes exposing the semiconductor substrate on which the low-concentration diffusion region is formed.
  • An epitaxial layer may be grown on portions of the semiconductor substrate exposed by the contact holes.
  • High-concentration impurities may be implanted into the epitaxial layer to form a high-concentration diffusion region.
  • a contact pattern filling the contact holes may be formed. During growth of the epitaxial layer, impurities may be implanted with a gradually increasing concentration.
  • the high-concentration diffusion region may extend a predetermined depth into the semiconductor substrate.
  • FIGS. 1 through 3 are cross-sectional views illustrating a conventional method of fabricating a transistor.
  • FIG. 4 is a cross-sectional view illustrating transistors according to some embodiments of the present invention.
  • FIGS. 5 through 9 are cross-sectional views illustrating steps of fabricating transistors according to some embodiments of the present invention.
  • relative terms such as beneath, upper, and/or lower may be used herein to describe one element's relationship to another element as illustrated in the figures. It will be understood that relative terms are intended to encompass different orientations of the device in addition to the orientation depicted in the figures. For example, if the device in one of the figures is turned over, elements described as below other elements would then be oriented above the other elements. The exemplary term below, can therefore, encompass both an orientation of above and, below.
  • first and second are used herein to describe various regions, layers and/or sections, these regions, layers and/or sections should not be limited by these terms. These terms are only used to distinguish one region, layer or section from another region, layer or section. Thus, a first region, layer or section discussed below could be termed a second region, layer or section, and similarly, a second region, layer or section could be termed a first region, layer or section without departing from the teachings of the present invention. Like numbers refer to like elements throughout.
  • FIG. 4 is a cross-sectional view illustrating a transistor according to some embodiments of the present invention.
  • a field isolation film 52 may be formed on a semiconductor substrate 50 to define an active region 54 .
  • a transistor may be formed at the active region 54 , and a gate electrode 56 may be formed on the active region 54 .
  • Shallow low-concentration impurity doped regions 58 of a depth t 1 may be formed in the active region 54 around both sides of the gate electrode 56 .
  • Sidewall spacers 60 may be formed at sidewalls of the gate electrode 56 .
  • An epitaxial layer 66 may be selectively grown on a part of each shallow impurity doped region 58 .
  • High-concentration impurity doped regions 68 may be formed at the epitaxial layer 66 .
  • the high-concentration impurity doped regions 68 may extend to a predetermined depth t 2 of the semiconductor substrate 50 .
  • the epitaxial layer 66 may be formed in contact holes 64 penetrating inter-level insulation film 62 covering the semiconductor substrate 50 .
  • portions of the inter-level insulation film 62 separate the epitaxial layer 66 and the gate electrode 56 .
  • the inter-level insulation film 62 may separate the sidewall spacer 60 and the epitaxial layer 66 .
  • Each of the contact patterns 70 may be formed using doped polysilicon and/or a metal. Since the epitaxial layer 66 is doped to a higher concentration, the epitaxial layer 66 and a material used as the contact pattern 70 may be in ohmic contact with one another.
  • parasitic capacitors C 1 and C 2 are formed between the epitaxial layer 66 and the gate electrode 56 .
  • the parasitic capacitors C 1 and C 2 may be modeled as serially connected capacitors using an inter-level insulation film and a sidewall spacer as dielectric films.
  • an inter-level insulation film is provided between a doped epitaxial layer and a sidewall spacer, elevation of the gate voltage may be reduced because of a voltage drop in the inter-level insulation film.
  • a thickness of the sidewall spacer may thus be reduced and/or a separate sidewall spacer may be eliminated to lessen an effective area of the transistor.
  • the high-concentration impurity doped region 68 may have a concentration distribution that is higher away from a boundary with the low-concentrated impurity doped region 58 .
  • This distribution pattern may be achieved by forming an epitaxial layer having an impurity concentration that gradually increases from a lower portion to an upper portion.
  • the epitaxial layer 66 since the epitaxial layer 66 may have a concentration distribution that increases gradually from a lower portion to an upper portion, a concentration of the high-concentration impurity doped region 68 formed at the epitaxial layer 66 may gradually increase from a lower portion to an upper portion.
  • the concentration thereof may gradually reduce.
  • FIGS. 5 through 9 are cross-sectional views illustrating steps of fabricating a transistor according to embodiments of the present invention.
  • field isolation film(s) 52 are formed in a semiconductor substrate 50 to define an active region 54 .
  • a gate insulation layer 51 is formed on the active region 54
  • a gate electrode 56 is formed on the gate insulation layer 51 .
  • Low-concentration impurities are implanted into the semiconductor substrate 50 at both sides of the gate electrode 56 to form low-concentration impurity doped regions 58 .
  • impurity doped regions 58 may be formed using diffusion. To reduce extension of the low-concentration impurity doped regions 58 to a lower portion of the gate electrode 56 , the low-concentration impurities may be shallowly implanted.
  • sidewall spacers 60 can be formed at sidewalls of the gate electrode 56 .
  • an inter-level insulation film 62 may be formed on an entire surface of the semiconductor substrate 50 .
  • the inter-level insulation film 62 may be patterned to form contact holes 64 exposing portions of the impurity doped regions 58 of a lower concentration.
  • Epitaxial layers 66 may be formed on portions of the semiconductor substrate 50 exposed through contact holes 64 .
  • the epitaxial layers 66 can be grown using selective epitaxial growth. During growth of the epitaxial layers 66 , the epitaxial layers 66 may be doped in situ using an impurity source during deposition. In addition or in an alternative, the epitaxial layer may be doped using ion implantation and/or diffusion.
  • the epitaxial layer 66 may have an impurity concentration distribution that gradually increases from the lower portion to the higher portion. By doing this, a high-concentration impurity doped region to be formed later may provide a coupling with the low-concentration impurity doped region 58 without an abrupt variation of an electric field. Since the epitaxial layers 66 may be partially formed in the contact hole 64 , a partially elevated source/drain structure can be formed on the active region 54 .
  • an impurity doped layer 68 having a relatively high concentration may be provided at the epitaxial layers 66 . Since the epitaxial layers 66 may provide a predetermined depth, boundaries may be defined in the low-concentration impurity doped regions 58 into which the high-concentration impurities may extend. Prior to forming the high-concentration impurity doped regions 68 , the epitaxial layers 66 may be formed with a concentration profile that decreases from upper portions to the lower portions.
  • the high-concentration impurity doped regions 68 may also have concentration profiles that decrease gradually from the upper portion of the epitaxial layer 66 to the lower portion thereof. Even when there has not been any prior doping step for the epitaxial layer(s), the high-concentration impurity doped region(s) 68 formed by an impurity implant and/or diffusion may have a concentration profile that is lower near the low-concentration diffusion region(s) 58 .
  • the high-concentration impurity doped region 68 may extend into the semiconductor substrate 50 a predetermined depth. In this case, the nearer the high-concentration impurity doped regions 68 to the low-concentration impurity depend region 58 , the lower the concentration thereof. Accordingly, the high-concentration impurity doped regions 68 may have a concentration distribution profiles that are higher away from the boundary of the low-concentration impurity doped region 58 .
  • the contact holes 64 are filled with a conductive film to form contact patterns 70 connected to the epitaxial layers 66 .
  • the contact patterns 70 may be polysilicon plugs. At this time, the polysilicon plugs may be in-situ doped or doped by ion implantation. In an alternative, the contact patterns 70 can be formed of metal.
  • contact holes 64 may be filled with metal to form the contact patterns 70 .
  • the contact patterns 70 may include metal barrier layers 70 a and metal core layers 70 b .
  • the metal barrier layers 70 a may conformally cover inner walls of the contact holes 64 and upper surfaces of the epitaxial layers 66 .
  • the metal barrier layer(s) 70 a may be a titanium/titanium nitride film(s).
  • the contact holes 64 in which the metal barrier layers 70 a are formed may be filled with the metal layer(s) 70 b .
  • the metal layers 70 b may include tungsten, tungsten nitride aluminum, and/or copper.
  • the contact patterns 70 and the epitaxial layers 66 may be in ohmic contact with each other.
  • the epitaxial layers 66 may be doped at a higher concentration and a metal silicide may be formed at the boundary between the epitaxial layers 66 and the metal barrier layers 70 a allowing the contact patterns 70 and the epitaxial layers 66 to be in ohmic contact with each other.
  • an epitaxial layer is not formed on portions of the semiconductor substrate exposed at opposite sides of a gate electrode before forming an inter-level insulation film.
  • Contact holes exposing a part of the semiconductor substrate may be formed on opposite sides of the gate electrode, and the epitaxial layers may be formed on exposed portions of the substrate. Accordingly, the epitaxial layers may be formed at portions of impurity doped regions having a lower concentration but the epitaxial layers may be spaced apart from portions of the substrate in the vicinity of a gate electrode and/or a sidewall spacer.
  • Such a structure according to embodiments of the present invention may provide a potential barrier by an inter-level insulation film separating the epitaxial layer(s) and the gate electrode. Accordingly, although a high voltage may be applied to the epitaxial layer(s), a voltage drop due to an inter-level insulation film separating the epitaxial layer(s) and the gate electrode may reduce voltage increases at the gate electrode.

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Computer Hardware Design (AREA)
  • Chemical & Material Sciences (AREA)
  • Crystallography & Structural Chemistry (AREA)
  • Ceramic Engineering (AREA)
  • Insulated Gate Type Field-Effect Transistor (AREA)

Abstract

Methods of forming an electronic device may include forming a gate electrode on a semiconductor substrate, and forming first and second impurity doped regions of the semiconductor substrate on opposite sides of the gate electrode. An insulating layer may be formed on the semiconductor substrate including the first and second impurity doped regions, and first and second holes may be formed in the insulating layer, with the first and second holes respectively exposing portions of the first and second impurity doped regions. In addition, first and second epitaxial semiconductor layers may be formed in the respective first and second holes on the exposed portions of the first and second impurity doped regions of the semiconductor substrate. Related devices are also discussed.

Description

    CROSS-REFERENCE TO RELATED APPLICATIONS
  • This U.S. non-provisional patent application claims the benefit of and priority under 35 U.S.C. § 119 to Korean Patent Application 2004-64400 filed on Aug. 16, 2004, the disclosure of which is hereby incorporated herein in its entirety by reference.
  • FIELD OF THE INVENTION
  • The present invention relates to semiconductor devices, and more particularly to high voltage semiconductor devices and related methods.
  • BACKGROUND
  • Semiconductor devices require a suitable operation voltage according to the characteristics thereof. With continuous advancement in developing device technologies to reduce power consumption, internal voltages have been reduced. However, there may be a need for devices or logic circuits operable at relatively high voltages. Flash memory devices, for example, may need high writing and/or erasing voltages. High voltage transistors may thus be integrated into flash memory devices to supply such a high voltage to a cell array and/or to pump a low voltage up to a high voltage.
  • A junction of a high voltage transistor may be formed using an LDD (lightly doped drain) structure or a DDD (double doped drain) structure. There may be limits to manufacturing more highly integrated devices capable of resisting high voltages using such junction structures. If the depth of a low-concentration diffusion layer is reduced for the purpose of overcoming a short-channel effect, for example, a junction breakdown between a high-concentration diffusion layer and a substrate may result. If a concentration distribution of a high-concentration diffusion layer is alleviated to overcome junction breakdown, an effective area of the high-concentrated diffusion layer may increase.
  • An elevated source/drain technology has thus been developed with an epitaxial layer being formed on a substrate and impurities being implanted into the epitaxial layer. Korean Patent Publication No. 2001-109783 and U.S. Pat. No. 6,087,235 disclose methods of fabricating a transistor with an elevated source/drain structure being formed using selective epitaxial growth. FIGS. 1 through 3 are cross-sectional views illustrating a conventional method of fabricating a transistor.
  • Referring to FIG. 1, in the conventional transistor, a field isolation film 121 is formed in a semiconductor substrate 102 to define an active region. A gate insulation layer 302 is formed on the active region, and a conductive gate layer 304 is formed on the gate insulation layer 302. A capping layer 309 is formed on the gate layer 304. A drain diffusion region 306 and a source diffusion region 308 are formed by implanting impurities into the semiconductor substrate 102 at opposite sides of the gate layer 304. First spacers 310 are formed at sidewalls of the gate layer 304. Elevated drain and source contact structures 314 and 316, having a drain facet 318 and a source facet 320 respectively, are formed on the semiconductor substrate 102 beside the first spacers 310.
  • Referring to FIG. 2, second spacers 330 are formed at both sides of the gate layer 304, covering the source facet 320 and the drain facet 318. The capping layer 309 is etched away from the gate layer 304. Impurities are implanted into the elevated drain contact structure 314 and the elevated source contact structure 316. Portions of the substrate 102 adjacent to the gate layer 304 may be shielded from the implanted impurities by the second spacers 330.
  • Referring to FIG. 3, a drain silicide layer 340 is formed on the elevated drain contact structure 314, a source silicide layer 342 is formed on the elevated source contact structure 316, and a gate silicide layer 344 is formed on the elevated gate contact structure 304. An inter-level insulation layer 354 is deposited on the resultant structure for electrical isolation of components of the transistor 300. Next, drain and source contacts 350 and 352 are formed to provide connections to the drain and source silicide layers 340 and 342 passing through the inter-level insulation layer 354.
  • In the conventional transistor architecture described above, the impurity implantation is performed to dope the elevated drain contact structure 314 and the elevated source contact structure 316 to form a drain region and a source region. Accordingly, the source and drain low-concentration diffusion regions may be shallowly formed on the substrate to reduce short-channel effects. Further, since the second spacers 330 cover the source and drain facets 320 and 318 and the high-concentration impurities are implanted into the elevated drain and source contact structures, an impurity layer may not be formed deeply in lower portions of the source and drain facets 320 and 318. A silicon layer, however, may be grown with crystallization between the gate layer and the impurity layer. Thus, when a high voltage is applied to the source contact or the drain contact, an electric field may be exerted on the silicon layer between the gate layer and the impurity layer. More particularly, when a voltage of 10 to 20 volts or higher is applied to the source contact or the drain contact, the voltage may be provided through the silicon layer to cause an increase of a gate potential. An increase of the gate potential due to a source or drain voltage may thus be reduced by enlarging a thickness of the gate spacer. There may be limits, however, to extending thicknesses of gate spacers in highly integrated circuit devices.
  • SUMMARY OF THE INVENTION
  • According to some embodiments of the present invention, methods of forming an electronic device may include forming a gate electrode on a semiconductor substrate, and forming first and second impurity doped regions of the semiconductor substrate on opposite sides of the gate electrode. An insulating layer may be formed on the semiconductor substrate including the first and second impurity doped regions, and first and second holes may be formed in the insulating layer. More particularly, the first and second holes may respectively expose portions of the first and second impurity doped regions. In addition, first and second semiconductor layers may be formed in the respective first and second holes on the exposed portions of the first and second impurity doped regions of the semiconductor substrate.
  • Forming the first and second semiconductor layers may include forming first and second epitaxial semiconductor layers, and a crystal structure of the first and second semiconductor layers may be aligned with respect to a crystal structure of the semiconductor substrate. Moreover, forming the insulating layer may include forming the insulating layer on the gate electrode such that the gate electrode is between the insulating layer and the semiconductor substrate. In addition, the first and second impurity doped regions of the semiconductor substrate may have impurity concentrations that are less than impurity concentrations of at least portions of the respective first and second semiconductor layers.
  • After forming the first and second semiconductor layers, first and second conductive plugs may be formed in the respective first and second holes on the respective first and second semiconductor layers. More particularly, each of the first and second conductive plugs may include doped polysilicon. In addition or in an alternative, each of the first and second conductive plugs may include a metal, and the first and second conductive plugs may be in ohmic contact with the respective first and second semiconductor layers.
  • Before forming the insulating layer, sidewall spacers may be formed on sidewalls of the gate electrode such that a sidewall spacer and portions of the insulating layer are between the gate electrode and each of the first and second semiconductor layers. Moreover, an impurity dopant concentration of each of the first and second semiconductor layers may increase with increasing distance from the semiconductor substrate. In addition, a gate insulating layer may be formed such that the gate insulating layer is between the gate electrode and the semiconductor substrate.
  • According to additional embodiments of the present invention, an electronic device may include a semiconductor substrate and a gate electrode on the semiconductor substrate. The first and second impurity doped regions of the semiconductor substrate may be on opposite sides of the gate electrode, and an insulating layer may be on the semiconductor substrate including the first and second impurity doped regions. More particularly, the insulating layer may have first and second holes therein respectively exposing portions of the first and second impurity doped regions. In addition, first and second semiconductor layers may be in the respective first and second holes on the exposed portions of the first and second impurity doped regions of the semiconductor substrate.
  • The first and second semiconductor layers may be first and second epitaxial semiconductor layers, and the insulating layer may be on the gate electrode such that the gate electrode is between the insulating layer and the semiconductor substrate. The first and second impurity doped regions of the semiconductor substrate may have impurity concentrations that are less than impurity concentrations of at least portions of the respective first and second semiconductor layers.
  • First and second conductive plugs may be provided in the respective first and second holes such that the first and second semiconductor layers are between the respective first and second conductive plugs and the first and second impurity doped regions of the semiconductor substrate. More particularly, each of the first and second conductive plugs may include doped polysilicon. In addition or in an alternative, each of the first and second conductive plugs may include a metal, and the first and second conductive plugs may be in ohmic contact with the respective first and second semiconductor layers.
  • Sidewall spacers may be provided on sidewalls of the gate electrode such that a sidewall spacer and portions of the insulating layer are between the gate electrode and each of the first and second semiconductor layers. Moreover, an impurity dopant concentration of each of the first and second semiconductor layers may increase with increasing distance from the semiconductor substrate. In addition, a gate insulating layer may be provided between the gate electrode and the semiconductor substrate.
  • According to some embodiments of the present invention, transistor structures and methods may be provided which reduce short-channel effects and elevate junction breakdown voltages without increasing an area of a high-concentration diffusion region. Transistor structures and methods may also be provided which regulate a potential change of a gate electrode due to a high voltage applied to a high-concentration diffusion region.
  • According to some embodiments of the present invention, a transistor may be provided having a partially elevated source/drain structure. The transistor may include a gate electrode formed on a semiconductor substrate and a low-concentration diffusion region formed in the semiconductor substrate around both sides of the gate electrode. An inter-level insulation film may be formed on an entire surface of the semiconductor substrate on which the gate electrode and the low-concentrated diffusion region are formed. The inter-level insulation film may have contact holes penetrating the low-concentration diffusion region to reach the semiconductor substrate. An epitaxial layer may be formed on a part of the semiconductor in the contact holes. A high-concentration diffusion region may be formed in the epitaxial layer. A contact pattern may fill the contact holes on the epitaxial layer.
  • The transistor may further include sidewall spacers formed at sidewalls of the gate electrode. Accordingly, the inter-level insulation film may be sandwiched between the sidewall spacers and the epitaxial layer. The high-concentration diffusion region may extend to the semiconductor substrate with a predetermined depth, and its concentration may become gradually higher away from the low-concentrated diffusion region. The contact pattern may be formed of a doped polysilicon or metal pattern. When the contact pattern is formed by metal, the contact pattern and the epitaxial layer may be in ohmic contact with each other.
  • According to more embodiments of the present invention, methods of fabricating a transistor having a partially elevated source/drain structure may be provided. The method may include forming a gate layer on a semiconductor substrate and implanting low-concentration impurities into the semiconductor substrate around both sides of the gate layer to form a low-concentration diffusion region. An inter-level insulation film may be formed on an entire surface of the semiconductor substrate on which the low-concentration diffusion region is formed. The inter-level insulation film may be patterned to form contact holes exposing the semiconductor substrate on which the low-concentration diffusion region is formed. An epitaxial layer may be grown on portions of the semiconductor substrate exposed by the contact holes. High-concentration impurities may be implanted into the epitaxial layer to form a high-concentration diffusion region. A contact pattern filling the contact holes may be formed. During growth of the epitaxial layer, impurities may be implanted with a gradually increasing concentration. The high-concentration diffusion region may extend a predetermined depth into the semiconductor substrate.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The accompanying drawings are included to provide a further understanding of the invention, and are incorporated in and constitute a part of this specification. The drawings illustrate examples of embodiments of the present invention and, together with the description, serve to explain principles of the present invention.
  • FIGS. 1 through 3 are cross-sectional views illustrating a conventional method of fabricating a transistor.
  • FIG. 4 is a cross-sectional view illustrating transistors according to some embodiments of the present invention.
  • FIGS. 5 through 9 are cross-sectional views illustrating steps of fabricating transistors according to some embodiments of the present invention.
  • DETAILED DESCRIPTION
  • The present invention now will be described more fully hereinafter with reference to the accompanying drawings, in which embodiments of the invention are shown. This invention may, however, be embodied in many different forms and should not be construed as limited to the embodiments set forth herein. Rather, these embodiments are provided so that this disclosure will be thorough and complete, and will fully convey the scope of the invention to those skilled in the art.
  • In the drawings, the thickness of layers and regions are exaggerated for clarity. It will also be understood that when an element such as a layer, region or substrate is referred to as being on another element, it can be directly on the other element or intervening elements may also be present. In contrast, if an element such as a layer, region or substrate is referred to as being directly on another element, then no other intervening elements are present. As used herein, the term and/or includes any and all combinations of one or more of the associated listed items.
  • Furthermore, relative terms, such as beneath, upper, and/or lower may be used herein to describe one element's relationship to another element as illustrated in the figures. It will be understood that relative terms are intended to encompass different orientations of the device in addition to the orientation depicted in the figures. For example, if the device in one of the figures is turned over, elements described as below other elements would then be oriented above the other elements. The exemplary term below, can therefore, encompass both an orientation of above and, below.
  • It will be understood that although the terms first and second are used herein to describe various regions, layers and/or sections, these regions, layers and/or sections should not be limited by these terms. These terms are only used to distinguish one region, layer or section from another region, layer or section. Thus, a first region, layer or section discussed below could be termed a second region, layer or section, and similarly, a second region, layer or section could be termed a first region, layer or section without departing from the teachings of the present invention. Like numbers refer to like elements throughout.
  • The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the invention. As used herein, the singular forms “a”, “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises” and/or “comprising,” when used in this specification, specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof.
  • Unless otherwise defined, all terms (including technical and scientific terms) used herein have the same meaning as commonly understood by one of ordinary skill in the art to which this invention belongs. It will be further understood that terms, such as those defined in commonly used dictionaries, should be interpreted as having a meaning that is consistent with their meaning in the context of the relevant art and will not be interpreted in an idealized or overly formal sense unless expressly so defined herein.
  • FIG. 4 is a cross-sectional view illustrating a transistor according to some embodiments of the present invention. Referring to FIG. 4, a field isolation film 52 may be formed on a semiconductor substrate 50 to define an active region 54. A transistor may be formed at the active region 54, and a gate electrode 56 may be formed on the active region 54.
  • Shallow low-concentration impurity doped regions 58 of a depth t1 may be formed in the active region 54 around both sides of the gate electrode 56. Sidewall spacers 60 may be formed at sidewalls of the gate electrode 56. An epitaxial layer 66 may be selectively grown on a part of each shallow impurity doped region 58. High-concentration impurity doped regions 68 may be formed at the epitaxial layer 66. The high-concentration impurity doped regions 68 may extend to a predetermined depth t2 of the semiconductor substrate 50. The epitaxial layer 66 may be formed in contact holes 64 penetrating inter-level insulation film 62 covering the semiconductor substrate 50. Accordingly, portions of the inter-level insulation film 62 separate the epitaxial layer 66 and the gate electrode 56. When a sidewall spacer 60 is formed at sidewalls of the gate electrode 56, the inter-level insulation film 62 may separate the sidewall spacer 60 and the epitaxial layer 66.
  • Upper portions of the epitaxial layers 66 in the contact holes 64 may be filled with contact patterns 70. Each of the contact patterns 70 may be formed using doped polysilicon and/or a metal. Since the epitaxial layer 66 is doped to a higher concentration, the epitaxial layer 66 and a material used as the contact pattern 70 may be in ohmic contact with one another.
  • As shown in FIG. 4, parasitic capacitors C1 and C2 are formed between the epitaxial layer 66 and the gate electrode 56. The parasitic capacitors C1 and C2 may be modeled as serially connected capacitors using an inter-level insulation film and a sidewall spacer as dielectric films. According to embodiments of the present invention, since an inter-level insulation film is provided between a doped epitaxial layer and a sidewall spacer, elevation of the gate voltage may be reduced because of a voltage drop in the inter-level insulation film. A thickness of the sidewall spacer may thus be reduced and/or a separate sidewall spacer may be eliminated to lessen an effective area of the transistor.
  • The high-concentration impurity doped region 68 may have a concentration distribution that is higher away from a boundary with the low-concentrated impurity doped region 58. This distribution pattern may be achieved by forming an epitaxial layer having an impurity concentration that gradually increases from a lower portion to an upper portion. In other words, since the epitaxial layer 66 may have a concentration distribution that increases gradually from a lower portion to an upper portion, a concentration of the high-concentration impurity doped region 68 formed at the epitaxial layer 66 may gradually increase from a lower portion to an upper portion. As the high-concentration impurity doped region 68 extending to the semiconductor substrate 50 comes nearer to the boundary with the low-concentrated impurity doped region 58, the concentration thereof may gradually reduce.
  • FIGS. 5 through 9 are cross-sectional views illustrating steps of fabricating a transistor according to embodiments of the present invention.
  • Referring to FIG. 5, field isolation film(s) 52 are formed in a semiconductor substrate 50 to define an active region 54. A gate insulation layer 51 is formed on the active region 54, and a gate electrode 56 is formed on the gate insulation layer 51. Low-concentration impurities are implanted into the semiconductor substrate 50 at both sides of the gate electrode 56 to form low-concentration impurity doped regions 58. In addition or in an alternative, impurity doped regions 58 may be formed using diffusion. To reduce extension of the low-concentration impurity doped regions 58 to a lower portion of the gate electrode 56, the low-concentration impurities may be shallowly implanted. Additionally, sidewall spacers 60 can be formed at sidewalls of the gate electrode 56.
  • Referring to FIG. 6, an inter-level insulation film 62 may be formed on an entire surface of the semiconductor substrate 50. The inter-level insulation film 62 may be patterned to form contact holes 64 exposing portions of the impurity doped regions 58 of a lower concentration. Epitaxial layers 66 may be formed on portions of the semiconductor substrate 50 exposed through contact holes 64. The epitaxial layers 66 can be grown using selective epitaxial growth. During growth of the epitaxial layers 66, the epitaxial layers 66 may be doped in situ using an impurity source during deposition. In addition or in an alternative, the epitaxial layer may be doped using ion implantation and/or diffusion. During growth of the epitaxial layer 66, the epitaxial layer 66 may have an impurity concentration distribution that gradually increases from the lower portion to the higher portion. By doing this, a high-concentration impurity doped region to be formed later may provide a coupling with the low-concentration impurity doped region 58 without an abrupt variation of an electric field. Since the epitaxial layers 66 may be partially formed in the contact hole 64, a partially elevated source/drain structure can be formed on the active region 54.
  • Referring to FIG. 7, by implanting a high-concentration of impurities into a resulting structure in which the epitaxial layers 66 have been formed, an impurity doped layer 68 having a relatively high concentration may be provided at the epitaxial layers 66. Since the epitaxial layers 66 may provide a predetermined depth, boundaries may be defined in the low-concentration impurity doped regions 58 into which the high-concentration impurities may extend. Prior to forming the high-concentration impurity doped regions 68, the epitaxial layers 66 may be formed with a concentration profile that decreases from upper portions to the lower portions. Thus, the high-concentration impurity doped regions 68 may also have concentration profiles that decrease gradually from the upper portion of the epitaxial layer 66 to the lower portion thereof. Even when there has not been any prior doping step for the epitaxial layer(s), the high-concentration impurity doped region(s) 68 formed by an impurity implant and/or diffusion may have a concentration profile that is lower near the low-concentration diffusion region(s) 58.
  • The high-concentration impurity doped region 68 may extend into the semiconductor substrate 50 a predetermined depth. In this case, the nearer the high-concentration impurity doped regions 68 to the low-concentration impurity depend region 58, the lower the concentration thereof. Accordingly, the high-concentration impurity doped regions 68 may have a concentration distribution profiles that are higher away from the boundary of the low-concentration impurity doped region 58.
  • Referring to FIG. 8, the contact holes 64 are filled with a conductive film to form contact patterns 70 connected to the epitaxial layers 66. The contact patterns 70 may be polysilicon plugs. At this time, the polysilicon plugs may be in-situ doped or doped by ion implantation. In an alternative, the contact patterns 70 can be formed of metal.
  • Referring to FIG. 9, contact holes 64 may be filled with metal to form the contact patterns 70. The contact patterns 70 may include metal barrier layers 70 a and metal core layers 70 b. The metal barrier layers 70 a may conformally cover inner walls of the contact holes 64 and upper surfaces of the epitaxial layers 66. The metal barrier layer(s) 70 a may be a titanium/titanium nitride film(s). The contact holes 64 in which the metal barrier layers 70 a are formed may be filled with the metal layer(s) 70 b. The metal layers 70 b may include tungsten, tungsten nitride aluminum, and/or copper.
  • In this case, the contact patterns 70 and the epitaxial layers 66 may be in ohmic contact with each other. The epitaxial layers 66 may be doped at a higher concentration and a metal silicide may be formed at the boundary between the epitaxial layers 66 and the metal barrier layers 70 a allowing the contact patterns 70 and the epitaxial layers 66 to be in ohmic contact with each other.
  • As discussed above, an epitaxial layer is not formed on portions of the semiconductor substrate exposed at opposite sides of a gate electrode before forming an inter-level insulation film. Contact holes exposing a part of the semiconductor substrate may be formed on opposite sides of the gate electrode, and the epitaxial layers may be formed on exposed portions of the substrate. Accordingly, the epitaxial layers may be formed at portions of impurity doped regions having a lower concentration but the epitaxial layers may be spaced apart from portions of the substrate in the vicinity of a gate electrode and/or a sidewall spacer.
  • Such a structure according to embodiments of the present invention may provide a potential barrier by an inter-level insulation film separating the epitaxial layer(s) and the gate electrode. Accordingly, although a high voltage may be applied to the epitaxial layer(s), a voltage drop due to an inter-level insulation film separating the epitaxial layer(s) and the gate electrode may reduce voltage increases at the gate electrode.
  • In addition, since there may be a parasitic capacitor of relatively low capacitance between the gate electrode and the epitaxial layer, fluctuations of a gate potential due to electrical signals from the source and/or drain regions may be reduced.
  • While the present invention has been particularly shown and described with reference to embodiments thereof, it will be understood by those skilled in the art that various changes in form and details may be made therein without departing from the spirit and scope of the invention as defined by the appended claims and their equivalents.

Claims (22)

1. A method of forming an electronic device, the method comprising:
forming a gate electrode on a semiconductor substrate;
forming first and second impurity doped regions of the semiconductor substrate on opposite sides of the gate electrode;
forming an insulating layer on the semiconductor substrate including the first and second impurity doped regions;
forming first and second holes in the insulating layer, the first and second holes respectively exposing portions of the first and second impurity doped regions; and
forming first and second epitaxial semiconductor layers in the respective first and second holes on the exposed portions of the first and second impurity doped regions of the semiconductor substrate.
2. A method according to claim 1 wherein a crystal structure of the first and second epitaxial semiconductor layers is aligned with respect to a crystal structure of the semiconductor substrate.
3. A method according to claim 1 wherein forming the insulating layer comprises forming the insulating layer on the gate electrode such that the gate electrode is between the insulating layer and the semiconductor substrate.
4. A method according to claim 1 wherein the first and second impurity doped regions of the semiconductor substrate have impurity concentrations that are less than impurity concentrations of at least portions of the respective first and second epitaxial semiconductor layers.
5. A method according to claim 1 further comprising:
after forming the first and second epitaxial semiconductor layers, forming first and second conductive plugs in the respective first and second holes on the respective first and second epitaxial semiconductor layers.
6. A method according to claim 5 wherein each of the first and second conductive plugs comprises doped polysilicon.
7. A method according to claim 5 wherein each of the first and second conductive plugs comprises a metal.
8. A method according to claim 7 wherein the first and second conductive plugs are in ohmic contact with the respective first and second epitaxial semiconductor layers.
9. A method according to claim 1 further comprising:
before forming the insulating layer, forming sidewall spacers on sidewalls of the gate electrode such that a sidewall spacer and portions of the insulating layer are between the gate electrode and each of the first and second epitaxial semiconductor layers.
10. A method according to claim 1 wherein an impurity dopant concentration of each of the first and second epitaxial semiconductor layers increases with increasing distance from the semiconductor substrate.
11. A method according to claim 1 further comprising:
forming a gate insulating layer such that the gate insulating layer is between the gate electrode and the semiconductor substrate.
12. An electronic device comprising:
a semiconductor substrate;
a gate electrode on the semiconductor substrate;
first and second impurity doped regions of the semiconductor substrate on opposite sides of the gate electrode;
an insulating layer on the semiconductor substrate including the first and second impurity doped regions, the insulating layer having first and second holes therein respectively exposing portions of the first and second impurity doped regions; and
first and second epitaxial semiconductor layers in the respective first and second holes on the exposed portions of the first and second impurity doped regions of the semiconductor substrate.
13. An electronic device according to claim 12 wherein the insulating layer is on the gate electrode such that the gate electrode is between the insulating layer and the semiconductor substrate.
14. An electronic device according to claim 12 wherein the first and second impurity doped regions of the semiconductor substrate have impurity concentrations that are less than impurity concentrations of at least portions of the respective first and second epitaxial semiconductor layers.
15. An electronic device according to claim 12 further comprising:
first and second conductive plugs in the respective first and second holes such that the first and second epitaxial semiconductor layers are between the respective first and second conductive plugs and the first and second impurity doped regions of the semiconductor substrate.
16. An electronic device according to claim 15 wherein each of the first and second conductive plugs comprises doped polysilicon.
17. An electronic device according to claim 15 wherein each of the first and second conductive plugs comprises a metal.
18. An electronic device according to claim 17 wherein the first and second conductive plugs are in ohmic contact with the respective first and second epitaxial semiconductor layers.
19. An electronic device according to claim 12 further comprising:
sidewall spacers on sidewalls of the gate electrode such that a sidewall spacer and portions of the insulating layer are between the gate electrode and each of the first and second epitaxial semiconductor layers.
20. An electronic device according to claim 12 wherein an impurity dopant concentration of each of the first and second epitaxial semiconductor layers increases with increasing distance from the semiconductor substrate.
21. An electronic device according to claim 12 further comprising:
a gate insulating layer between the gate electrode and the semiconductor substrate.
22-38. (canceled)
US11/020,311 2004-08-16 2004-12-22 Electronic devices having partially elevated source/drain structures and related methods Abandoned US20060033166A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US11/638,775 US7585710B2 (en) 2004-08-16 2006-12-14 Methods of forming electronic devices having partially elevated source/drain structures

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
KR1020040064400A KR100626383B1 (en) 2004-08-16 2004-08-16 Transistor having a partially elevated source/drain structure and method of fabricating the same
KR2004-64400 2004-08-16

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US11/638,775 Division US7585710B2 (en) 2004-08-16 2006-12-14 Methods of forming electronic devices having partially elevated source/drain structures

Publications (1)

Publication Number Publication Date
US20060033166A1 true US20060033166A1 (en) 2006-02-16

Family

ID=35799208

Family Applications (2)

Application Number Title Priority Date Filing Date
US11/020,311 Abandoned US20060033166A1 (en) 2004-08-16 2004-12-22 Electronic devices having partially elevated source/drain structures and related methods
US11/638,775 Expired - Fee Related US7585710B2 (en) 2004-08-16 2006-12-14 Methods of forming electronic devices having partially elevated source/drain structures

Family Applications After (1)

Application Number Title Priority Date Filing Date
US11/638,775 Expired - Fee Related US7585710B2 (en) 2004-08-16 2006-12-14 Methods of forming electronic devices having partially elevated source/drain structures

Country Status (2)

Country Link
US (2) US20060033166A1 (en)
KR (1) KR100626383B1 (en)

Cited By (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20070026712A1 (en) * 2005-08-01 2007-02-01 Samsung Electronics Co., Ltd. Semiconductor device and method of fabricating the same
US20070063349A1 (en) * 2005-09-19 2007-03-22 Tsui-Lien Kao Interconnect structure and method of manufacturing the same
US20080029836A1 (en) * 2006-01-09 2008-02-07 Huilong Zhu Structure and method for making high density mosfet circuits with different height contact lines
US20090311835A1 (en) * 2006-09-11 2009-12-17 International Business Machines Corporation Nanowire mosfet with doped epitaxial contacts for source and drain
US20100093141A1 (en) * 2008-10-13 2010-04-15 Hyuck-Chai Jung Method of manufacturing a transistor and method of manufacturing a semiconductor device
US20130181264A1 (en) * 2012-01-17 2013-07-18 Duan Quan Liao Semiconductor structure and process thereof
CN108573863A (en) * 2017-03-07 2018-09-25 中芯国际集成电路制造(上海)有限公司 Semiconductor structure and forming method thereof
CN111540805A (en) * 2020-05-28 2020-08-14 湖北京邦科技有限公司 Semiconductor device and photodetection system

Families Citing this family (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8401159B2 (en) * 2005-11-30 2013-03-19 On-Q Telecom Systems Co., Inc. Data provision to a virtual personal assistant for handling calls in a communication system
JP2009152312A (en) * 2007-12-19 2009-07-09 Toshiba Corp Semiconductor device and manufacturing method thereof
JP2009200255A (en) * 2008-02-21 2009-09-03 Toshiba Corp Semiconductor device and method of manufacturing the same
KR101006525B1 (en) * 2008-09-19 2011-01-07 주식회사 하이닉스반도체 Method of manufacturing semiconductor device
JP2011049366A (en) * 2009-08-27 2011-03-10 Elpida Memory Inc Method of manufacturing semiconductor device
US8361859B2 (en) * 2010-11-09 2013-01-29 International Business Machines Corporation Stressed transistor with improved metastability
US8765561B2 (en) * 2011-06-06 2014-07-01 United Microelectronics Corp. Method for fabricating semiconductor device
US8298939B1 (en) * 2011-06-16 2012-10-30 Nanya Technology Corporation Method for forming conductive contact
US8592916B2 (en) 2012-03-20 2013-11-26 International Business Machines Corporation Selectively raised source/drain transistor
US8541281B1 (en) * 2012-08-17 2013-09-24 Globalfoundries Inc. Replacement gate process flow for highly scaled semiconductor devices
US9240480B2 (en) * 2013-03-14 2016-01-19 Taiwan Semiconductor Manufacturing Company, Ltd. Metal-oxide-semiconductor field-effect transistor with metal-insulator semiconductor contact structure to reduce Schottky barrier
US9252014B2 (en) 2013-09-04 2016-02-02 Globalfoundries Inc. Trench sidewall protection for selective epitaxial semiconductor material formation
KR102046986B1 (en) 2013-09-27 2019-11-20 삼성전자 주식회사 Semiconductor device having dummy cell array
US20150372100A1 (en) * 2014-06-19 2015-12-24 GlobalFoundries, Inc. Integrated circuits having improved contacts and methods for fabricating same
US9786657B1 (en) * 2016-04-04 2017-10-10 Globalfoundries Inc. Semiconductor structure including a transistor including a gate electrode region provided in a substrate and method for the formation thereof
US10128254B2 (en) * 2016-06-20 2018-11-13 Samsung Electronics Co., Ltd. Semiconductor device
US11088033B2 (en) * 2016-09-08 2021-08-10 International Business Machines Corporation Low resistance source-drain contacts using high temperature silicides

Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5716861A (en) * 1991-06-26 1998-02-10 Texas Instruments Incorporated Insulated-gate field-effect transistor structure and method
US5902125A (en) * 1997-12-29 1999-05-11 Texas Instruments--Acer Incorporated Method to form stacked-Si gate pMOSFETs with elevated and extended S/D junction
US6087235A (en) * 1999-10-14 2000-07-11 Advanced Micro Devices, Inc. Method for effective fabrication of a field effect transistor with elevated drain and source contact structures
US6127232A (en) * 1997-12-30 2000-10-03 Texas Instruments Incorporated Disposable gate/replacement gate MOSFETS for sub-0.1 micron gate length and ultra-shallow junctions
US20040063313A1 (en) * 2002-09-26 2004-04-01 Mitsubishi Denki Kabushiki Kaisha Semiconductor device manufacturing method
US20040142529A1 (en) * 2002-12-30 2004-07-22 Cheolsoo Park Methods of manufacturing semiconductor memory devices

Family Cites Families (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS63239973A (en) * 1986-10-08 1988-10-05 テキサス インスツルメンツ インコーポレイテツド Integrated circuit and manufacture of the same
KR20020011549A (en) 2000-08-02 2002-02-09 박종섭 Method of forming a contact plug in a high voltage semiconductor device
KR20030048210A (en) 2001-12-11 2003-06-19 주식회사 하이닉스반도체 Method for forming contact plug in semiconductor device

Patent Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5716861A (en) * 1991-06-26 1998-02-10 Texas Instruments Incorporated Insulated-gate field-effect transistor structure and method
US5902125A (en) * 1997-12-29 1999-05-11 Texas Instruments--Acer Incorporated Method to form stacked-Si gate pMOSFETs with elevated and extended S/D junction
US6127232A (en) * 1997-12-30 2000-10-03 Texas Instruments Incorporated Disposable gate/replacement gate MOSFETS for sub-0.1 micron gate length and ultra-shallow junctions
US6087235A (en) * 1999-10-14 2000-07-11 Advanced Micro Devices, Inc. Method for effective fabrication of a field effect transistor with elevated drain and source contact structures
US20040063313A1 (en) * 2002-09-26 2004-04-01 Mitsubishi Denki Kabushiki Kaisha Semiconductor device manufacturing method
US20040142529A1 (en) * 2002-12-30 2004-07-22 Cheolsoo Park Methods of manufacturing semiconductor memory devices

Cited By (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20070026712A1 (en) * 2005-08-01 2007-02-01 Samsung Electronics Co., Ltd. Semiconductor device and method of fabricating the same
US20070063349A1 (en) * 2005-09-19 2007-03-22 Tsui-Lien Kao Interconnect structure and method of manufacturing the same
US20080029836A1 (en) * 2006-01-09 2008-02-07 Huilong Zhu Structure and method for making high density mosfet circuits with different height contact lines
US7750415B2 (en) * 2006-01-09 2010-07-06 International Business Machines Corporation Structure and method for making high density MOSFET circuits with different height contact lines
US20090311835A1 (en) * 2006-09-11 2009-12-17 International Business Machines Corporation Nanowire mosfet with doped epitaxial contacts for source and drain
US8153494B2 (en) * 2006-09-11 2012-04-10 International Business Machines Corporation Nanowire MOSFET with doped epitaxial contacts for source and drain
US20100093141A1 (en) * 2008-10-13 2010-04-15 Hyuck-Chai Jung Method of manufacturing a transistor and method of manufacturing a semiconductor device
US8268694B2 (en) * 2008-10-13 2012-09-18 Samsung Electronics Co., Ltd. Method of manufacturing a transistor and method of manufacturing a semiconductor device
US20130181264A1 (en) * 2012-01-17 2013-07-18 Duan Quan Liao Semiconductor structure and process thereof
US9698229B2 (en) * 2012-01-17 2017-07-04 United Microelectronics Corp. Semiconductor structure and process thereof
CN108573863A (en) * 2017-03-07 2018-09-25 中芯国际集成电路制造(上海)有限公司 Semiconductor structure and forming method thereof
CN111540805A (en) * 2020-05-28 2020-08-14 湖北京邦科技有限公司 Semiconductor device and photodetection system

Also Published As

Publication number Publication date
US7585710B2 (en) 2009-09-08
KR100626383B1 (en) 2006-09-20
US20070090466A1 (en) 2007-04-26
KR20060015984A (en) 2006-02-21

Similar Documents

Publication Publication Date Title
US7585710B2 (en) Methods of forming electronic devices having partially elevated source/drain structures
US9391092B2 (en) Circuit structures, memory circuitry, and methods
US9281395B2 (en) Semiconductor device and fabrication method thereof
KR100385408B1 (en) Semiconductor device and manufacturing method thereof
JP5005224B2 (en) Semiconductor device and manufacturing method thereof
US7518198B2 (en) Transistor and method for manufacturing the same
US20080179676A1 (en) Semiconductor memory device
US6399987B2 (en) MOS transistor having self-aligned well bias area
US20090114991A1 (en) Semiconductor devices having a contact structure and methods of fabricating the same
US7629645B2 (en) Folded-gate MOS transistor
KR101591517B1 (en) Semiconductor device and method for manufacturing the same
US20040108548A1 (en) Integrated circuit structure with improved LDMOS design
US20080006866A1 (en) Semiconductor devices with shallow trench isolation and methods of fabricating the same
US20080099852A1 (en) Integrated semiconductor device and method of manufacturing an integrated semiconductor device
US8012849B2 (en) Semiconductor device and manufacturing method thereof
US20010002058A1 (en) Semiconductor apparatus and method of manufacture
JPH05102415A (en) Manufacture of ultrahigh-density integrated semiconductor memory device
US8004023B2 (en) Semiconductor device and method of fabricating the same
US6875666B2 (en) Methods of manufacturing transistors and transistors having an anti-punchthrough region
US20090298255A1 (en) Semiconductor device and manufacturing method thereof
EP3671860A1 (en) Semiconductor transistor device and method of manufacturing the same
JP5092313B2 (en) Manufacturing method of semiconductor device
US6734491B1 (en) EEPROM with reduced manufacturing complexity
US20040188768A1 (en) Diode structure for SOI circuits
US7195982B2 (en) Method for manufacturing anti-punch through semiconductor device

Legal Events

Date Code Title Description
AS Assignment

Owner name: SAMSUNG ELECTRONICS CO., INC., KOREA, REPUBLIC OF

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:PARK, MIN-CHEOL;HUR, SUNG-HOI;REEL/FRAME:015828/0056

Effective date: 20041221

STCB Information on status: application discontinuation

Free format text: ABANDONED -- AFTER EXAMINER'S ANSWER OR BOARD OF APPEALS DECISION