US20020027459A1 - Frequency division/multiplication with jitter minimization - Google Patents
Frequency division/multiplication with jitter minimization Download PDFInfo
- Publication number
- US20020027459A1 US20020027459A1 US09/736,612 US73661200A US2002027459A1 US 20020027459 A1 US20020027459 A1 US 20020027459A1 US 73661200 A US73661200 A US 73661200A US 2002027459 A1 US2002027459 A1 US 2002027459A1
- Authority
- US
- United States
- Prior art keywords
- mux
- circuit
- input
- counter
- output
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000000034 method Methods 0.000 claims abstract description 22
- 238000007493 shaping process Methods 0.000 claims description 12
- 238000012546 transfer Methods 0.000 claims description 3
- 230000008878 coupling Effects 0.000 claims 1
- 238000010168 coupling process Methods 0.000 claims 1
- 238000005859 coupling reaction Methods 0.000 claims 1
- 238000010586 diagram Methods 0.000 description 20
- 238000004891 communication Methods 0.000 description 4
- 230000008901 benefit Effects 0.000 description 3
- 230000010363 phase shift Effects 0.000 description 3
- 238000001228 spectrum Methods 0.000 description 3
- 238000013459 approach Methods 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 238000013139 quantization Methods 0.000 description 2
- 230000006978 adaptation Effects 0.000 description 1
- 230000002411 adverse Effects 0.000 description 1
- 230000002457 bidirectional effect Effects 0.000 description 1
- 230000007423 decrease Effects 0.000 description 1
- 230000003247 decreasing effect Effects 0.000 description 1
- 239000000835 fiber Substances 0.000 description 1
- 230000007274 generation of a signal involved in cell-cell signaling Effects 0.000 description 1
- 230000006872 improvement Effects 0.000 description 1
- 230000000737 periodic effect Effects 0.000 description 1
- 229920000729 poly(L-lysine) polymer Polymers 0.000 description 1
- 238000011084 recovery Methods 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
- 230000007704 transition Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/081—Details of the phase-locked loop provided with an additional controlled phase shifter
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K23/00—Pulse counters comprising counting chains; Frequency dividers comprising counting chains
- H03K23/64—Pulse counters comprising counting chains; Frequency dividers comprising counting chains with a base or radix other than a power of two
- H03K23/68—Pulse counters comprising counting chains; Frequency dividers comprising counting chains with a base or radix other than a power of two with a base which is a non-integer
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/099—Details of the phase-locked loop concerning mainly the controlled oscillator of the loop
- H03L7/0995—Details of the phase-locked loop concerning mainly the controlled oscillator of the loop the oscillator comprising a ring oscillator
- H03L7/0996—Selecting a signal among the plurality of phase-shifted signals produced by the ring oscillator
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/16—Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop
- H03L7/18—Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop using a frequency divider or counter in the loop
Definitions
- the present invention is directed to a system for and a method of dividing or multiplying a reference frequency signal by a non-integer number while minimizing the introduction of timing jitter to the resultant output frequency signal.
- bidirectional data communication is in digital form and, accordingly, clock and data recovery circuitry is a key component of the efficient functioning of modern data communications systems.
- the ability to regenerate binary data is an inherent advantage of transmitting information digitally as opposed to transmitting such information in analog form.
- the transmitted binary data must be regenerated with the fewest possible number of bit errors, requiring low noise and timing jitter (phase noise) at the clock generation source.
- low jitters are important for ensuring low error rates.
- Clock signal generation is traditionally performed by a Phase-Lock-Loop (PLL) system such as that illustrated in FIG. 1
- PLL Phase-Lock-Loop
- a PLL operates to compare the frequency and/or phase of an incoming serial datastream to a periodic reference clock signal generated by an oscillator circuit, and to adjust the operational frequency and phase characteristics of the oscillator until its output stream is “locked” in both frequency and phase to the data signal.
- Frequency division and/or frequency multiplication can be used to generate multiple clock phases from a PLL.
- FIG. 1 shows a typical PLL circuit that is used to perform a frequency signal multiplication (or division) function.
- a reference signal (“IN”) is applied to one input of the Phase/Frequency Detector 10 where the phase and frequency of a feedback clock from a divider circuit 19 is compared.
- the Phase/Frequency detector 10 circuit outputs signals 16 & 18 to the charge pump circuit 12 indicating whether the feedback clock from the divider circuit is lower or higher in frequency and ahead or behind in phase.
- the charge pump converts the signals from the Phase/Frequency detector typically into analog current signals that are filtered by the Filter 13 .
- the filtered signal is then output to the Voltage Controlled Oscillator (VCO) 14 which produces an output signal which is typically the output of the PLL (“OUT”).
- VCO Voltage Controlled Oscillator
- the output signal of the VCO is input to the divider circuit 19 , which divides the frequency of the output signal by an integer “N” in this example.
- the output signal of the divider circuit is input to the phase detector circuit completing the PLL. In this case, the output signal of the PLL is limited to integer multiples of the reference signal.
- Non-integer multiply/divide functions can also be implemented by designing the divider circuit 19 of FIG. 1A to appropriately suppress predetermined clock cycles to its input signal at a specific rate defined by a number “K”, thereby decreasing its effective divide ratio by K+1/K.
- FIG. 1B is an exemplary timing diagram for a conventional non-integer division.
- a non-monolithic implementation that can accomplish this function is commonly known as a VCXO.
- VCXO voltage-to-emitter diode
- this implementation is very complex and costly.
- prior art-type PLL circuits do not provide an integrated, low-cost, and simple frequency division/multiplication with low jitter. Accordingly, for high-speed PLLs, there is a demonstrated need for a frequency division/multiplication with low jitter which is designed and constructed such that jitters are substantially minimized.
- the present invention enables full flexibility to produce frequency multiplication/division by any non-integer output signal frequency (for example, (K+1)/K, or K/(K ⁇ 1) ) relative to a reference signal frequency, while simultaneously maintaining low jitter performance.
- any non-integer output signal frequency for example, (K+1)/K, or K/(K ⁇ 1)
- the invention shifts the phase of the OUT signal by one phase, every K/M cycle.
- the invention increases the number of the available clock phases to M and then shifts the phase of the OUT signal by one phase, every K/M cycle. In one aspect of the present invention, this is accomplished by adding a multiplexer (MUX) to the output of the PLL to implement the phase shifting every K/M cycles.
- MUX multiplexer
- the MUX is placed in the feedback loop of the PLL.
- a quantizer is used to drive the MUX resulting in further minimization of noise.
- the present invention describes an integrated low jitter frequency multiplication/division electronic circuit for multiplying/dividing frequency of a reference signal comprising: a PLL for generating M number of clock phases from the reference signal; and a signal shifter electrically coupled to the PLL for shifting the reference signal by one phase every K/M cycle, wherein (K+1)/K is a divisor number and K/(K ⁇ 1) is a multiplier number.
- the present invention describes a method for multiplying/dividing frequency of a reference signal comprising the steps of generating M number of clock phases; and shifting the reference signal by one phase every K/M cycle, wherein (K+1)/K is a divisor number and K/(K ⁇ 1) is a multiplier number.
- the present invention describes a frequency division electronic circuit for dividing frequency of a reference signal by a non-integer number (K+1)/K, comprising: PLL for generating M number of clock phases from the reference signal; and a signal shifter electrically coupled to the PLL for shifting the reference signal by one phase every K/M cycle.
- FIG. 1A is a semi-schematic simplified block diagram of a PLL, in accordance with the prior art
- FIG. 1B is an exemplary timing diagram for a conventional non-integer division
- FIG. 2 is a semi-schematic simplified circuit diagram of a modified PLL in accordance to one embodiment of the present invention
- FIG. 3A is a series of timing diagrams illustrating the timing of the output signal in FIG. 2 for a frequency division in accordance to one embodiment of the present invention
- FIG. 3B is a series of timing diagrams illustrating the timing of the output signal in FIG. 2 for a frequency multiplication in accordance to one embodiment of the present invention
- FIG. 3C is a noise spectrum diagram in accordance to one embodiment of the present invention.
- FIG. 4 is a semi-schematic simplified circuit diagram of a modified PLL in accordance to one embodiment of the present invention.
- FIG. 5 is a semi-schematic simplified circuit diagram of a modified PLL in accordance to one embodiment of the present invention.
- FIG. 6A is a simplified representation of a truncator used as a quantizer in accordance to one embodiment of the present invention
- FIG. 6B is a semi-schematic simplified circuit diagram of a modified PLL using the truncator of FIG. 6A;
- FIG. 7A is a simplified representation of a random number generator used as a quantizer in accordance to one embodiment of the present invention.
- FIG. 7B is a simplified plot of frequency vs. noise energy for the quantizer of FIG. 7A;
- FIG. 7C is a semi-schematic simplified circuit diagram of a modified PLL using the random number generator of FIG. 7A;
- FIG. 8A is a simplified representation of a quantizer using an integrator in accordance to one embodiment of the present invention.
- FIG. 8B is a simplified plot of frequency vs. noise energy for the quantizer of FIG. 8A.
- FIG. 8C is a semi-schematic simplified circuit diagram of a modified PLL using the integrator of FIG. 8A.
- the present invention minimizes jitters caused by frequency multiplication/division by a number of jitter reduction schemes and different combinations of those schemes.
- a frequency multiplication by a non-integer number such as K/(K ⁇ 1) can be achieved by increasing the number of the available clock phases to M and then shifting the output clock in an opposite way by one, every K/M cycle.
- This technique of frequency division/multiplication decreases the jitter from T to T/M, resulting in a jitter improvement by a factor of M, because the discarded cycle is now 1/M of the original cycle.
- Exemplary timing diagrams for this technique of frequency division/multiplication are illustrated in FIG. 3A and 3B, respectively.
- the shifting function may be performed by a MUX or any other signal shifter.
- FIG. 2 shows an exemplary implementation of this scheme.
- VCO 20 is capable of producing M phases of clocks.
- MUX 21 is added to the output of the VCO to implement the phase shifting every K/M cycles.
- Counter 23 controls the select signals for MUX 21 and the feedback clock is divided by N in block 22 . Note that, for simplicity reasons, the charge pump 12 of FIG. 1A is included in PD 10 of FIG. 2.
- FIG. 3A is a simplified timing diagram for the circuit of FIG. 2 for performing frequency division.
- the MUX switches from phase PH 0 to phase PH 1 and thus the first pulse of OUT signal is extended to the next phase, i.e., phase PH 1 , producing a phase shift of T/M.
- the MUX next switches from phase PH 1 to phase PH 2 . This repeats every K/M cycles.
- FIG. 3C shows a noise spectrum diagram for the resulting jitter.
- the frequency of noise is related to how often the phase is shifted, that is the value of M.
- the energy of the noise is related to the jitter.
- the MUX next switches from phase PH 1 to phase PH 2 . This repeats every K/4 cycles.
- the MUX goes through all the phases from phase PH 0 to phase PH 3 and back to phase PH 0 resulting in K cycles in (K+1)T seconds. This increases the period from T to T+T/4 and divides the frequency by (K+1)/K. Consequently, the jitter is reduced to T/4.
- MUX 21 of FIG. 2 may be placed in the feedback loop of the PLL, i.e., between VCO 20 and PD 10 , as shown by MUX 31 in FIG. 4.
- the input of the MUX 31 is driven by a divide-by-K/M circuit 23 to select one out of M inputs of the MUX.
- this scheme feeds back the output of the phase shift to PD 10 through the low pass filter 13 and thus smoothes the clock transition when the phase is shifted from phase PH(k) to phase PH(k ⁇ 1), resulting in low jitter generation at the output of the VCO.
- the jitter energy is further reduced by the low pass filter of the PLL.
- the above scheme may be enhanced by using various quantizers as illustrated in FIG. 5.
- the output of the divide-by-Q 43 is quantized by quantizer 44 to drive MUX 31 selector.
- a truncator may be used as a quantizer, as shown in FIG. 6A.
- FIG. 6B is a simplified circuit diagram of the modified PLL using the truncator of FIG. 6A.
- the quantizer is used in combination with the modified PLL of FIG. 2, where the MUX is not in the feedback loop of the PLL.
- FIG. 7A shows another example of a quantizer used in one embodiment of the present invention.
- a random number generator generates a random number to be added to the value of the counter, resulting in shifting the phase in random.
- the random number is added to the value of the counter at a specific time.
- at random time intervals one is added to or subtracted from the value of the counter. The addition and subtraction of one at random time intervals should average out as zero.
- FIG. 7C is a simplified circuit diagram of the modified PLL using the random number generator of FIG. 7A.
- the random number generator is used in combination with the modified PLL of FIG. 2, where the MUX is at the output of the VCO.
- FIG. 8C is a simplified circuit diagram of the modified PLL using the integrator of FIG. 8A.
- the noise shaping block is used in combination with the modified PLL of FIG. 2, where the MUX is at the output of the VCO.
Landscapes
- Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
- Manipulation Of Pulses (AREA)
- Dc Digital Transmission (AREA)
Abstract
Description
- This patent application claims the benefit of the filing date of United States Provisional Patent Applications Ser. No. 60/170,621, filed Dec. 14, 1999 and entitled “FREQUENCY DIVISION/MULTIPLICATION WITH JITTER MINIMIZATION”, the entire contents of which are hereby expressly incorporated by reference.
- The present invention is directed to a system for and a method of dividing or multiplying a reference frequency signal by a non-integer number while minimizing the introduction of timing jitter to the resultant output frequency signal.
- The past several years have witnessed a dramatic increase in the capabilities of high-speed, high-density, broadband data communication systems. Such systems may range anywhere from broadcast or cablecast HDTV systems, local area and wide area network (LAN, WAN) systems, fiber to the home (FTTH) applications and board-to-board interconnections in exchange systems and computers.
- In any one of the foregoing applications, it should be noted that bidirectional data communication is in digital form and, accordingly, clock and data recovery circuitry is a key component of the efficient functioning of modern data communications systems. The ability to regenerate binary data is an inherent advantage of transmitting information digitally as opposed to transmitting such information in analog form. However, in order for the intelligence signal to be correctly reconstructed at the receiving end, the transmitted binary data must be regenerated with the fewest possible number of bit errors, requiring low noise and timing jitter (phase noise) at the clock generation source. In high speed data communication systems, low jitters are important for ensuring low error rates.
- Clock signal generation is traditionally performed by a Phase-Lock-Loop (PLL) system such as that illustrated in FIG. 1 A PLL operates to compare the frequency and/or phase of an incoming serial datastream to a periodic reference clock signal generated by an oscillator circuit, and to adjust the operational frequency and phase characteristics of the oscillator until its output stream is “locked” in both frequency and phase to the data signal. Frequency division and/or frequency multiplication can be used to generate multiple clock phases from a PLL.
- FIG. 1 shows a typical PLL circuit that is used to perform a frequency signal multiplication (or division) function. A reference signal (“IN”) is applied to one input of the Phase/
Frequency Detector 10 where the phase and frequency of a feedback clock from adivider circuit 19 is compared. The Phase/Frequency detector 10 circuit outputs signals 16 & 18 to thecharge pump circuit 12 indicating whether the feedback clock from the divider circuit is lower or higher in frequency and ahead or behind in phase. The charge pump converts the signals from the Phase/Frequency detector typically into analog current signals that are filtered by theFilter 13. The filtered signal is then output to the Voltage Controlled Oscillator (VCO) 14 which produces an output signal which is typically the output of the PLL (“OUT”). The output signal of the VCO is input to thedivider circuit 19, which divides the frequency of the output signal by an integer “N” in this example. The output signal of the divider circuit is input to the phase detector circuit completing the PLL. In this case, the output signal of the PLL is limited to integer multiples of the reference signal. - Non-integer multiply functions for the overall PLL can be implemented by placing a divider circuit (e.g., divide by D) at the output of the PLL thereby, dividing the output signal by D. This results in FOUT=FIN×N/D, where N/D is a non-integer number. However, when N becomes a large number, The frequency of the VCO may become unpractically large. Non-integer multiply/divide functions can also be implemented by designing the
divider circuit 19 of FIG. 1A to appropriately suppress predetermined clock cycles to its input signal at a specific rate defined by a number “K”, thereby decreasing its effective divide ratio by K+1/K. FIG. 1B is an exemplary timing diagram for a conventional non-integer division. As shown, every K cycles, one cycle of the OUT signal is suppressed, resulting in K cycles in K+1 periods. Therefore, the frequency of the OUT signal, FOUT=Number of cycles / Time=K/ (K+1). T, where T is the period for VCO. Thus, FOUT=FVCO×K/(K+1), that is dividing FVco by K+1/K. - However, these technique adversely cause large changes in the period of the output of the divider circuit introducing jitter to the output of the PLL. This jitter is as large as the period of the suppressed cycle, i.e., the period of the output signal of the PLL. This large jitter is very undesirable for most systems as described previously.
- A non-monolithic implementation that can accomplish this function is commonly known as a VCXO. By applying a control voltage to a VCXO circuit its output signal frequency can be changed, or as commonly referred to, “pulled” to a desired frequency in the order of ±1000 ppm or less from its natural frequency. However, this implementation is very complex and costly.
- Accordingly, prior art-type PLL circuits do not provide an integrated, low-cost, and simple frequency division/multiplication with low jitter. Accordingly, for high-speed PLLs, there is a demonstrated need for a frequency division/multiplication with low jitter which is designed and constructed such that jitters are substantially minimized.
- The present invention enables full flexibility to produce frequency multiplication/division by any non-integer output signal frequency (for example, (K+1)/K, or K/(K−1) ) relative to a reference signal frequency, while simultaneously maintaining low jitter performance.
- In one embodiment, the invention shifts the phase of the OUT signal by one phase, every K/M cycle. In another embodiment, the invention increases the number of the available clock phases to M and then shifts the phase of the OUT signal by one phase, every K/M cycle. In one aspect of the present invention, this is accomplished by adding a multiplexer (MUX) to the output of the PLL to implement the phase shifting every K/M cycles. In another embodiment, the MUX is placed in the feedback loop of the PLL. In yet another embodiment, a quantizer is used to drive the MUX resulting in further minimization of noise.
- In one aspect, the present invention describes an integrated low jitter frequency multiplication/division electronic circuit for multiplying/dividing frequency of a reference signal comprising: a PLL for generating M number of clock phases from the reference signal; and a signal shifter electrically coupled to the PLL for shifting the reference signal by one phase every K/M cycle, wherein (K+1)/K is a divisor number and K/(K−1) is a multiplier number.
- In another aspect, the present invention describes a method for multiplying/dividing frequency of a reference signal comprising the steps of generating M number of clock phases; and shifting the reference signal by one phase every K/M cycle, wherein (K+1)/K is a divisor number and K/(K−1) is a multiplier number. In yet another aspect, the present invention describes a frequency division electronic circuit for dividing frequency of a reference signal by a non-integer number (K+1)/K, comprising: PLL for generating M number of clock phases from the reference signal; and a signal shifter electrically coupled to the PLL for shifting the reference signal by one phase every K/M cycle.
- These and other features, aspects, and advantages of the present invention will be more fully understood when considered with respect to the following detailed description, appended claims, and accompanying drawings, wherein:
- FIG. 1A is a semi-schematic simplified block diagram of a PLL, in accordance with the prior art;
- FIG. 1B is an exemplary timing diagram for a conventional non-integer division;
- FIG. 2 is a semi-schematic simplified circuit diagram of a modified PLL in accordance to one embodiment of the present invention;
- FIG. 3A is a series of timing diagrams illustrating the timing of the output signal in FIG. 2 for a frequency division in accordance to one embodiment of the present invention;
- FIG. 3B is a series of timing diagrams illustrating the timing of the output signal in FIG. 2 for a frequency multiplication in accordance to one embodiment of the present invention;
- FIG. 3C is a noise spectrum diagram in accordance to one embodiment of the present invention;
- FIG. 3D is a series of timing diagrams illustrating the timing of the output signal in FIG. 2 for M=4;
- FIG. 4 is a semi-schematic simplified circuit diagram of a modified PLL in accordance to one embodiment of the present invention;
- FIG. 5 is a semi-schematic simplified circuit diagram of a modified PLL in accordance to one embodiment of the present invention;
- FIG. 6A is a simplified representation of a truncator used as a quantizer in accordance to one embodiment of the present invention;
- FIG. 6B is a semi-schematic simplified circuit diagram of a modified PLL using the truncator of FIG. 6A;
- FIG. 7A is a simplified representation of a random number generator used as a quantizer in accordance to one embodiment of the present invention;
- FIG. 7B is a simplified plot of frequency vs. noise energy for the quantizer of FIG. 7A;
- FIG. 7C is a semi-schematic simplified circuit diagram of a modified PLL using the random number generator of FIG. 7A;
- FIG. 8A is a simplified representation of a quantizer using an integrator in accordance to one embodiment of the present invention;
- FIG. 8B is a simplified plot of frequency vs. noise energy for the quantizer of FIG. 8A; and
- FIG. 8C is a semi-schematic simplified circuit diagram of a modified PLL using the integrator of FIG. 8A.
- The present invention minimizes jitters caused by frequency multiplication/division by a number of jitter reduction schemes and different combinations of those schemes. In one embodiment, to divide a frequency by a non-integer number such as (K+1)/K, the invention increases the number of the available clock phases to M and then shifts the output clock by one, every K/M cycle. Similarly, a frequency multiplication by a non-integer number such as K/(K−1) can be achieved by increasing the number of the available clock phases to M and then shifting the output clock in an opposite way by one, every K/M cycle. This technique of frequency division/multiplication decreases the jitter from T to T/M, resulting in a jitter improvement by a factor of M, because the discarded cycle is now 1/M of the original cycle. Exemplary timing diagrams for this technique of frequency division/multiplication are illustrated in FIG. 3A and 3B, respectively. The shifting function may be performed by a MUX or any other signal shifter.
- FIG. 2 shows an exemplary implementation of this scheme. In this embodiment,
VCO 20 is capable of producing M phases of clocks.MUX 21 is added to the output of the VCO to implement the phase shifting every K/M cycles.Counter 23 controls the select signals forMUX 21 and the feedback clock is divided by N inblock 22. Note that, for simplicity reasons, thecharge pump 12 of FIG. 1A is included inPD 10 of FIG. 2. - FIG. 3A is a simplified timing diagram for the circuit of FIG. 2 for performing frequency division. As shown by OUT signal, after K/M cycles, the MUX switches from phase PH0 to phase PH1 and thus the first pulse of OUT signal is extended to the next phase, i.e., phase PH1, producing a phase shift of T/M. After K/M cycles, the MUX next switches from phase PH1 to phase PH2. This repeats every K/M cycles. After K cycles, the MUX goes through all the phases from phase PH0 to phase PH(M−1) and back to phase PH0 producing K cycles in (K+1)*T seconds. This increases the period from T to T+T/K=T*(K+1)/K, and thus divides the frequency by (K+1)/K. Consequently, the jitter is reduced to T/M because the suppressed cycle is now only T/M.
- It is to be understood that while the above example illustrates shifting up the clock by T/M, the scope of the invention also includes shifting down the clock by T/M, i.e., changing the direction of shifting and reducing the period from T to T−T/M every K/M cycles resulting in K cycles in (K−1)*T seconds. This multiplies the frequency by K/(K−1), as shown in FIG. 3B. FIG. 3C shows a noise spectrum diagram for the resulting jitter. As depicted in FIG. 3C, the frequency of noise is related to how often the phase is shifted, that is the value of M. Also, the energy of the noise is related to the jitter.
- FIG. 3D is a simplified timing diagram for the circuit of FIG. 2, where M=4. As shown by OUT signal, after K/4 cycles, at time s1, the MUX switches from PH0 to PH1 and thus the first pulse of OUT signal is extended to the next phase, i.e., phase PH1, producing a phase shift of Δ, wherein Δ=T/4. After K/4 cycles, the MUX next switches from phase PH1 to phase PH2. This repeats every K/4 cycles. After K cycles, the MUX goes through all the phases from phase PH0 to phase PH3 and back to phase PH0 resulting in K cycles in (K+1)T seconds. This increases the period from T to T+T/4 and divides the frequency by (K+1)/K. Consequently, the jitter is reduced to T/4.
- In one embodiment,
MUX 21 of FIG. 2 may be placed in the feedback loop of the PLL, i.e., betweenVCO 20 andPD 10, as shown byMUX 31 in FIG. 4. The input of theMUX 31 is driven by a divide-by-K/M circuit 23 to select one out of M inputs of the MUX. In other words, this scheme feeds back the output of the phase shift toPD 10 through thelow pass filter 13 and thus smoothes the clock transition when the phase is shifted from phase PH(k) to phase PH(k±1), resulting in low jitter generation at the output of the VCO. In this embodiment, the jitter energy is further reduced by the low pass filter of the PLL. - The above scheme may be enhanced by using various quantizers as illustrated in FIG. 5. The output of the divide-by-
Q 43 is quantized byquantizer 44 to driveMUX 31 selector. A truncator may be used as a quantizer, as shown in FIG. 6A. In this scheme, the j MSB bits of the counter are used to drive theMUX 31, wherein 2j=M. FIG. 6B is a simplified circuit diagram of the modified PLL using the truncator of FIG. 6A. In one embodiment, the quantizer is used in combination with the modified PLL of FIG. 2, where the MUX is not in the feedback loop of the PLL. - FIG. 7A shows another example of a quantizer used in one embodiment of the present invention. In this example, a random number generator generates a random number to be added to the value of the counter, resulting in shifting the phase in random. In one embodiment, the random number is added to the value of the counter at a specific time. In another embodiment, at random time intervals, one is added to or subtracted from the value of the counter. The addition and subtraction of one at random time intervals should average out as zero.
- Alternatively, a combination of the above two approaches is used, that is, at random time intervals, a random number is added to the value of the counter to shift the phase in random. As shown in FIG. 7B, the above three approaches spread the quantization noise over the frequency spectrum, rather than at one frequency corresponding to K/M. It should be noted that since the average of the random numbers generated is zero, the average shift in phase is one cycle every K cycles. FIG. 7C is a simplified circuit diagram of the modified PLL using the random number generator of FIG. 7A. In one embodiment, the random number generator is used in combination with the modified PLL of FIG. 2, where the MUX is at the output of the VCO.
- FIG. 8A depicts yet an exemplary function of the
quantizer circuitry 44. Assuming 2p=Q, the output of the divide-by-Q circuit 43 is fed to a quantizer. For this example, an integrator with a transfer function of Z−1/(1−Z−1) is used, however, other types of noise shaping blocks may also be used. - Then, p-j output of the integrator is feedback and is subtracted by the k-bit output of the divide-by-
Q circuit 43, while j MSB bits of the filter output are truncated and used to control theMUX 31 in FIG. 8C. This is an example of noise shaping using the well-known Sigma-Delta technique. In a Sigma-Delta technique, noise is shifted in frequency domain. As shown in FIG. 8B, the quantization noise is shifted in frequency domain. Although, the noise power may be amplified in this technique, the noise power is shifted to the higher frequency which is reduced significantly by the lowpass loop filter 13 of the PLL. FIG. 8C is a simplified circuit diagram of the modified PLL using the integrator of FIG. 8A. In one embodiment, the noise shaping block is used in combination with the modified PLL of FIG. 2, where the MUX is at the output of the VCO. - It will be recognized by those skilled in the art that various modifications may be made to the illustrated and other embodiments of the invention described above, without departing from the broad inventive scope thereof. It will be understood, therefore, that the invention is not limited to the particular embodiments or arrangements disclosed, but is rather intended to cover any changes, adaptations or modifications which are within the scope and spirit of the invention as a system for and a method of dividing or multiplying frequency by a non-integer number with minimum jitter generation by one or more of the above described schemes.
Claims (47)
Priority Applications (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/736,612 US6441655B1 (en) | 1999-12-14 | 2000-12-14 | Frequency division/multiplication with jitter minimization |
US10/227,259 US6714056B2 (en) | 1999-12-14 | 2002-08-26 | Frequency division/multiplication with jitter minimization |
US10/782,890 US6930519B2 (en) | 1999-12-14 | 2004-02-23 | Frequency division/multiplication with jitter minimization |
US11/062,495 US7005899B2 (en) | 1999-12-14 | 2005-02-23 | Frequency division/multiplication with jitter minimization |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US17062199P | 1999-12-14 | 1999-12-14 | |
US09/736,612 US6441655B1 (en) | 1999-12-14 | 2000-12-14 | Frequency division/multiplication with jitter minimization |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/227,259 Continuation US6714056B2 (en) | 1999-12-14 | 2002-08-26 | Frequency division/multiplication with jitter minimization |
Publications (2)
Publication Number | Publication Date |
---|---|
US20020027459A1 true US20020027459A1 (en) | 2002-03-07 |
US6441655B1 US6441655B1 (en) | 2002-08-27 |
Family
ID=22620640
Family Applications (4)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/736,612 Expired - Lifetime US6441655B1 (en) | 1999-12-14 | 2000-12-14 | Frequency division/multiplication with jitter minimization |
US10/227,259 Expired - Lifetime US6714056B2 (en) | 1999-12-14 | 2002-08-26 | Frequency division/multiplication with jitter minimization |
US10/782,890 Expired - Lifetime US6930519B2 (en) | 1999-12-14 | 2004-02-23 | Frequency division/multiplication with jitter minimization |
US11/062,495 Expired - Lifetime US7005899B2 (en) | 1999-12-14 | 2005-02-23 | Frequency division/multiplication with jitter minimization |
Family Applications After (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/227,259 Expired - Lifetime US6714056B2 (en) | 1999-12-14 | 2002-08-26 | Frequency division/multiplication with jitter minimization |
US10/782,890 Expired - Lifetime US6930519B2 (en) | 1999-12-14 | 2004-02-23 | Frequency division/multiplication with jitter minimization |
US11/062,495 Expired - Lifetime US7005899B2 (en) | 1999-12-14 | 2005-02-23 | Frequency division/multiplication with jitter minimization |
Country Status (6)
Country | Link |
---|---|
US (4) | US6441655B1 (en) |
EP (1) | EP1254517B2 (en) |
AT (1) | ATE297607T1 (en) |
AU (1) | AU2100301A (en) |
DE (1) | DE60020742T3 (en) |
WO (1) | WO2001045263A1 (en) |
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20060215296A1 (en) * | 2005-03-24 | 2006-09-28 | Gennum Corporation | Bidirectional referenceless communication circuit |
WO2009096787A1 (en) | 2008-02-01 | 2009-08-06 | Stichting Voor De Technische Wetenschappen | Synchronous phase detection circuit |
US20110025382A1 (en) * | 2009-07-28 | 2011-02-03 | Nxp B.V. | Frequency divider |
US20110234500A1 (en) * | 2005-09-13 | 2011-09-29 | Research In Motion Limited | Keyboard for Hand-Held Devices |
CN114726367A (en) * | 2022-06-02 | 2022-07-08 | 上海泰矽微电子有限公司 | Gate-controlled low-jitter clock frequency division circuit and control method |
Families Citing this family (33)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6515526B2 (en) * | 1999-04-26 | 2003-02-04 | Ando Electric Co., Ltd. | Phase fluctuation generation |
US6748408B1 (en) * | 1999-10-21 | 2004-06-08 | International Buisness Machines Corporation | Programmable non-integer fractional divider |
DE60020742T3 (en) * | 1999-12-14 | 2009-09-17 | Broadcom Corp., Irvine | FREQUENCY DISTRIBUTION / MULTIPLICATION WITH MINIMIZATION OF THE JITTER |
US6807552B2 (en) * | 2000-12-20 | 2004-10-19 | International Business Machines Corporation | Programmable non-integer fractional divider |
US6992792B2 (en) * | 2001-06-29 | 2006-01-31 | Electronics For Imaging, Inc. | Digital pulse width modulator for use in electrostatic printing mechanisms |
US7035367B2 (en) * | 2001-09-26 | 2006-04-25 | Nokia Corporation | Fractional multi-modulus prescaler |
US6542013B1 (en) * | 2002-01-02 | 2003-04-01 | Intel Corporation | Fractional divisors for multiple-phase PLL systems |
FR2841405B1 (en) * | 2002-06-19 | 2004-08-06 | Commissariat Energie Atomique | LOOP WITH DELAY LOCK |
US20040125869A1 (en) * | 2002-12-31 | 2004-07-01 | May Michael R. | Method and apparatus for non-intrusive transceiver property adjustment |
US7003274B1 (en) * | 2003-03-05 | 2006-02-21 | Cisco Systems Wireless Networking (Australia) Pty Limited | Frequency synthesizer and synthesis method for generating a multiband local oscillator signal |
US7436227B2 (en) * | 2003-05-02 | 2008-10-14 | Silicon Laboratories Inc. | Dual loop architecture useful for a programmable clock source and clock multiplier applications |
US7187241B2 (en) * | 2003-05-02 | 2007-03-06 | Silicon Laboratories Inc. | Calibration of oscillator devices |
US7288998B2 (en) * | 2003-05-02 | 2007-10-30 | Silicon Laboratories Inc. | Voltage controlled clock synthesizer |
US7064617B2 (en) * | 2003-05-02 | 2006-06-20 | Silicon Laboratories Inc. | Method and apparatus for temperature compensation |
US7295077B2 (en) * | 2003-05-02 | 2007-11-13 | Silicon Laboratories Inc. | Multi-frequency clock synthesizer |
US6956793B2 (en) * | 2003-11-20 | 2005-10-18 | International Business Machines Corporation | Phase clock selector for generating a non-integer frequency division |
CA2453292A1 (en) * | 2004-01-07 | 2005-07-07 | John W. Bogdan | Noise filtering edge detectors |
US7113009B2 (en) * | 2004-03-24 | 2006-09-26 | Silicon Laboratories Inc. | Programmable frequency divider |
US7187216B2 (en) * | 2004-05-03 | 2007-03-06 | Silicon Laboratories Inc. | Phase selectable divider circuit |
US7405601B2 (en) * | 2004-05-03 | 2008-07-29 | Silicon Laboratories Inc. | High-speed divider with pulse-width control |
US7042260B2 (en) * | 2004-06-14 | 2006-05-09 | Micron Technology, Inc. | Low power and low timing jitter phase-lock loop and method |
DE602005012562D1 (en) * | 2004-08-06 | 2009-03-19 | St Microelectronics Sa | Frequency synthesizer architecture |
US20060132200A1 (en) * | 2004-12-22 | 2006-06-22 | Markus Dietl | Fractional-N divider, fractional-N phase locked loop and method of dividing a frequency f of an output signal by N, wherein N is a non-integer |
US7873133B2 (en) * | 2005-06-30 | 2011-01-18 | Infinera Corporation | Recovery of client clock without jitter |
JP4745127B2 (en) * | 2006-05-23 | 2011-08-10 | ルネサスエレクトロニクス株式会社 | Clock switching circuit |
US7551009B2 (en) * | 2007-02-28 | 2009-06-23 | Silicon Laboratories Inc. | High-speed divider with reduced power consumption |
US7605665B2 (en) * | 2007-05-25 | 2009-10-20 | Broadcom Corporation | Fractional-N phase locked loop |
US8086974B2 (en) * | 2008-03-31 | 2011-12-27 | International Business Machines Corporation | Structure for fractional-N phased-lock-loop (PLL) system |
US7705641B2 (en) * | 2008-04-23 | 2010-04-27 | Ralink Technology Corporation | Fast response phase-locked loop charge-pump driven by low voltage input |
US7944257B2 (en) * | 2009-05-14 | 2011-05-17 | Ralink Technology (Singapore) Corporation | Method and system of optimizing a control system using low voltage and high-speed switching |
US9110875B2 (en) * | 2010-02-11 | 2015-08-18 | International Business Machines Corporation | XML post-processing hardware acceleration |
US8710879B2 (en) * | 2012-07-06 | 2014-04-29 | Silicon Integrated System Corp. | Apparatus and method for multiplying frequency of a clock signal |
JP7367616B2 (en) * | 2020-06-08 | 2023-10-24 | 株式会社デンソー | injection control device |
Family Cites Families (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO1990006017A1 (en) | 1988-11-07 | 1990-05-31 | Level One Communications, Inc. | Frequency multiplier with non-integer feedback divider |
CA2001266C (en) * | 1989-10-23 | 1996-08-06 | John Robert Long | Digital phase aligner and method for its operation |
CA2191967C (en) * | 1994-06-17 | 2000-03-21 | Josef Schneider | High-pressure cleaning appliance with safety insulation |
US6616996B1 (en) * | 1994-10-28 | 2003-09-09 | Medsource Trenton, Inc. | Variable stiffness microtubing and method of manufacture |
US6044123A (en) * | 1996-10-17 | 2000-03-28 | Hitachi Micro Systems, Inc. | Method and apparatus for fast clock recovery phase-locked loop with training capability |
US5889436A (en) * | 1996-11-01 | 1999-03-30 | National Semiconductor Corporation | Phase locked loop fractional pulse swallowing frequency synthesizer |
GB2325803B (en) | 1997-05-30 | 1999-09-29 | Lsi Logic Corp | Digital frequency generation method and apparatus |
US5986512A (en) † | 1997-12-12 | 1999-11-16 | Telefonaktiebolaget L M Ericsson (Publ) | Σ-Δ modulator-controlled phase-locked-loop circuit |
CA2233831A1 (en) † | 1998-03-31 | 1999-09-30 | Tom Riley | Digital-sigma fractional-n synthesizer |
US6157694A (en) * | 1998-12-09 | 2000-12-05 | Lucent Technologies, Inc. | Fractional frequency divider |
US6661863B1 (en) | 1999-04-16 | 2003-12-09 | Infineon Technologies North America Corp. | Phase mixer |
US6181213B1 (en) * | 1999-06-14 | 2001-01-30 | Realtek Semiconductor Corp. | Phase-locked loop having a multi-phase voltage controlled oscillator |
DE60020742T3 (en) * | 1999-12-14 | 2009-09-17 | Broadcom Corp., Irvine | FREQUENCY DISTRIBUTION / MULTIPLICATION WITH MINIMIZATION OF THE JITTER |
-
2000
- 2000-12-14 DE DE60020742T patent/DE60020742T3/en not_active Expired - Lifetime
- 2000-12-14 EP EP00984376A patent/EP1254517B2/en not_active Expired - Lifetime
- 2000-12-14 AU AU21003/01A patent/AU2100301A/en not_active Abandoned
- 2000-12-14 WO PCT/US2000/033908 patent/WO2001045263A1/en active IP Right Grant
- 2000-12-14 US US09/736,612 patent/US6441655B1/en not_active Expired - Lifetime
- 2000-12-14 AT AT00984376T patent/ATE297607T1/en not_active IP Right Cessation
-
2002
- 2002-08-26 US US10/227,259 patent/US6714056B2/en not_active Expired - Lifetime
-
2004
- 2004-02-23 US US10/782,890 patent/US6930519B2/en not_active Expired - Lifetime
-
2005
- 2005-02-23 US US11/062,495 patent/US7005899B2/en not_active Expired - Lifetime
Cited By (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20060215296A1 (en) * | 2005-03-24 | 2006-09-28 | Gennum Corporation | Bidirectional referenceless communication circuit |
US20110234500A1 (en) * | 2005-09-13 | 2011-09-29 | Research In Motion Limited | Keyboard for Hand-Held Devices |
US8941511B2 (en) | 2005-09-13 | 2015-01-27 | Blackberry Limited | Keyboard for hand-held devices |
WO2009096787A1 (en) | 2008-02-01 | 2009-08-06 | Stichting Voor De Technische Wetenschappen | Synchronous phase detection circuit |
US20110050283A1 (en) * | 2008-02-01 | 2011-03-03 | Stichting Voor De Technische Wetenschappen | Synchronous phase detection circuit |
US8013636B2 (en) | 2008-02-01 | 2011-09-06 | Stichting Voor De Technische Wetenschappen | Synchronous phase detection circuit |
US20110025382A1 (en) * | 2009-07-28 | 2011-02-03 | Nxp B.V. | Frequency divider |
EP2288031A1 (en) | 2009-07-28 | 2011-02-23 | Nxp B.V. | A frequency divider |
CN114726367A (en) * | 2022-06-02 | 2022-07-08 | 上海泰矽微电子有限公司 | Gate-controlled low-jitter clock frequency division circuit and control method |
Also Published As
Publication number | Publication date |
---|---|
DE60020742T3 (en) | 2009-09-17 |
US20050140411A1 (en) | 2005-06-30 |
US20030058009A1 (en) | 2003-03-27 |
US6441655B1 (en) | 2002-08-27 |
EP1254517A1 (en) | 2002-11-06 |
US6714056B2 (en) | 2004-03-30 |
EP1254517B2 (en) | 2009-02-11 |
US20040169534A1 (en) | 2004-09-02 |
DE60020742D1 (en) | 2005-07-14 |
ATE297607T1 (en) | 2005-06-15 |
DE60020742T2 (en) | 2006-03-16 |
WO2001045263A1 (en) | 2001-06-21 |
US7005899B2 (en) | 2006-02-28 |
AU2100301A (en) | 2001-06-25 |
US6930519B2 (en) | 2005-08-16 |
EP1254517B1 (en) | 2005-06-08 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6441655B1 (en) | Frequency division/multiplication with jitter minimization | |
CN100555874C (en) | Digital delta-sigma in the fraction N frequency synthesizer | |
EP1148648B1 (en) | Frequency synthesizer | |
EP0988691B1 (en) | Frequency synthesis circuit tuned by digital words | |
US8278982B2 (en) | Low noise fractional divider using a multiphase oscillator | |
US7605665B2 (en) | Fractional-N phase locked loop | |
US7365580B2 (en) | System and method for jitter control | |
US7986190B1 (en) | Jitter attenuation with a fractional-N clock synthesizer | |
US20080309420A1 (en) | Fractional divider | |
US6937685B2 (en) | Apparatus and method for counting high-speed early/late pulses from a high speed phase detector using a pulse accumulator | |
US6642800B2 (en) | Spurious-free fractional-N frequency synthesizer with multi-phase network circuit | |
WO2004040898A2 (en) | System and method for suppressing noise in a phase-locked loop circuit | |
US7212050B2 (en) | System and method for synthesizing a clock at digital wrapper (FEC) and base frequencies using one precision resonator | |
US20090323768A1 (en) | Spread spectrum clock signal generator | |
US7372340B2 (en) | Precision frequency and phase synthesis with fewer voltage-controlled oscillator stages | |
EP0929940A1 (en) | Frequency synthesizer having phase error feedback for waveform selection | |
US6987424B1 (en) | Narrow band clock multiplier unit | |
US5742191A (en) | D/A for controlling an oscillator in a phase locked loop | |
JP2003179490A (en) | Fractional n-frequency synthesizer | |
KR101582171B1 (en) | Video Clock Synthesis Scheme of DisplayPort Receiver Using Direct Digital Frequency Synthesizer | |
WO1995016309A1 (en) | D/a for controlling an oscillator in a phase locked loop |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: BROADCOM CORPORATION, CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:FALLAHI, SIAVASH;WAKAYAMA, MYLES;VORENKAMP, PIETER;REEL/FRAME:011582/0001 Effective date: 20010124 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
FPAY | Fee payment |
Year of fee payment: 12 |
|
AS | Assignment |
Owner name: BANK OF AMERICA, N.A., AS COLLATERAL AGENT, NORTH CAROLINA Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:BROADCOM CORPORATION;REEL/FRAME:037806/0001 Effective date: 20160201 Owner name: BANK OF AMERICA, N.A., AS COLLATERAL AGENT, NORTH Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:BROADCOM CORPORATION;REEL/FRAME:037806/0001 Effective date: 20160201 |
|
AS | Assignment |
Owner name: AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD., SINGAPORE Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:BROADCOM CORPORATION;REEL/FRAME:041706/0001 Effective date: 20170120 Owner name: AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:BROADCOM CORPORATION;REEL/FRAME:041706/0001 Effective date: 20170120 |
|
AS | Assignment |
Owner name: BROADCOM CORPORATION, CALIFORNIA Free format text: TERMINATION AND RELEASE OF SECURITY INTEREST IN PATENTS;ASSIGNOR:BANK OF AMERICA, N.A., AS COLLATERAL AGENT;REEL/FRAME:041712/0001 Effective date: 20170119 |
|
AS | Assignment |
Owner name: AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE. LIMITE Free format text: MERGER;ASSIGNOR:AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD.;REEL/FRAME:047195/0026 Effective date: 20180509 |
|
AS | Assignment |
Owner name: AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE. LIMITE Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE EFFECTIVE DATE OF MERGER PREVIOUSLY RECORDED ON REEL 047195 FRAME 0026. ASSIGNOR(S) HEREBY CONFIRMS THE MERGER;ASSIGNOR:AVAGO TECHNOLOGIES GENERAL IP (SINGAPORE) PTE. LTD.;REEL/FRAME:047477/0423 Effective date: 20180905 |