JPS57178553A - Multiprocessor system - Google Patents
Multiprocessor systemInfo
- Publication number
- JPS57178553A JPS57178553A JP6366981A JP6366981A JPS57178553A JP S57178553 A JPS57178553 A JP S57178553A JP 6366981 A JP6366981 A JP 6366981A JP 6366981 A JP6366981 A JP 6366981A JP S57178553 A JPS57178553 A JP S57178553A
- Authority
- JP
- Japan
- Prior art keywords
- processor
- exclusive execution
- arbiter
- signal
- gate
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/14—Handling requests for interconnection or transfer
- G06F13/36—Handling requests for interconnection or transfer for access to common bus or bus system
- G06F13/362—Handling requests for interconnection or transfer for access to common bus or bus system with centralised access control
- G06F13/364—Handling requests for interconnection or transfer for access to common bus or bus system with centralised access control using independent requests or grants, e.g. using separated request and grant lines
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Executing Machine-Instructions (AREA)
- Multi Processors (AREA)
Abstract
PURPOSE:To use a common memory efficiently by supplying a permit signal for exclusive execution from an exclusive execution arbiter to only one processor, and executing only an unseparable operation part exclusively. CONSTITUTION:For example, when an exclusive execution request signal 7 is outputted from a processor 0 to an exclusive execution arbiter 9, a gate 27 inhibits the passing of a clock signal 18 in the processor 0, so a microprogram counter 22 stops operation. Then when the signal 7 is accepted by the arbiter 9, an exclusive execution permit signal 8 is outputted to the processor 0. Consequently, the output of a gate 26 goes down to ''0'' to reset an FF25, and the clock signal of the gate 27 is validated, allowing an advance in a microprogram. Once the exclusive execution by the processor 0 and arbiter 9 ends, an exclusive execution request signal by another processor ia accepted by the arbiter 9. Therefore, a common memory 6 is not used exclusively for unseparable operation, but is used effectively.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP6366981A JPS57178553A (en) | 1981-04-27 | 1981-04-27 | Multiprocessor system |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP6366981A JPS57178553A (en) | 1981-04-27 | 1981-04-27 | Multiprocessor system |
Publications (2)
Publication Number | Publication Date |
---|---|
JPS57178553A true JPS57178553A (en) | 1982-11-02 |
JPS6326907B2 JPS6326907B2 (en) | 1988-06-01 |
Family
ID=13235980
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP6366981A Granted JPS57178553A (en) | 1981-04-27 | 1981-04-27 | Multiprocessor system |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS57178553A (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS58121468A (en) * | 1982-01-13 | 1983-07-19 | Matsushita Electric Ind Co Ltd | Multiprocessor device |
JPS60169969A (en) * | 1984-02-15 | 1985-09-03 | Fuji Electric Co Ltd | Multiprocessor system |
JPS60243763A (en) * | 1984-05-17 | 1985-12-03 | Fuji Electric Co Ltd | Dual port memory control circuit |
Families Citing this family (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH0317370Y2 (en) * | 1988-05-13 | 1991-04-12 | ||
JPH02108204U (en) * | 1989-02-14 | 1990-08-28 |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS55103663A (en) * | 1979-01-31 | 1980-08-08 | Nissin Electric Co Ltd | Micro computer composite unit |
JPS5734263A (en) * | 1980-08-04 | 1982-02-24 | Kokusai Electric Co Ltd | Simple multiprocessor system |
-
1981
- 1981-04-27 JP JP6366981A patent/JPS57178553A/en active Granted
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS55103663A (en) * | 1979-01-31 | 1980-08-08 | Nissin Electric Co Ltd | Micro computer composite unit |
JPS5734263A (en) * | 1980-08-04 | 1982-02-24 | Kokusai Electric Co Ltd | Simple multiprocessor system |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS58121468A (en) * | 1982-01-13 | 1983-07-19 | Matsushita Electric Ind Co Ltd | Multiprocessor device |
JPS60169969A (en) * | 1984-02-15 | 1985-09-03 | Fuji Electric Co Ltd | Multiprocessor system |
JPS60243763A (en) * | 1984-05-17 | 1985-12-03 | Fuji Electric Co Ltd | Dual port memory control circuit |
Also Published As
Publication number | Publication date |
---|---|
JPS6326907B2 (en) | 1988-06-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
DK381686A (en) | PRIORITY DISTRIBUTION CIRCUIT FOR CO-OPERATING COMPUTERS | |
JPS57178553A (en) | Multiprocessor system | |
JPS5436138A (en) | Direct memory access system | |
ES8502560A1 (en) | Separate resetting of processors in a multiprocessor control. | |
JPS5622160A (en) | Data processing system having additional processor | |
JPS5794999A (en) | Protection system for microinstruction control memory | |
JPS5717058A (en) | Control system of microprogram | |
JPS53130943A (en) | Microprogram control system | |
JPS57111639A (en) | Program debugging system | |
JPS55134423A (en) | Input/output control system | |
JPS5628592A (en) | Time control system | |
JPS5561858A (en) | Central operation control unit | |
JPS5563455A (en) | Memory system | |
JPS55159225A (en) | Processing system for interruption input | |
JPS57109022A (en) | Control system for common signal bus | |
JPS56123052A (en) | Multiprocessor system | |
JPS5624656A (en) | Debug verifying device | |
JPS53126836A (en) | Data processor | |
JPS543444A (en) | Error detection system | |
JPS5734263A (en) | Simple multiprocessor system | |
JPS5667459A (en) | Diagnostic system of electronic computer system | |
JPS5452951A (en) | Processor | |
JPS6476146A (en) | Bus coupling arbitrating system | |
JPS57168348A (en) | Pipeline computer | |
JPS5621250A (en) | Instruction retrial system |