Nothing Special   »   [go: up one dir, main page]

JP4544407B2 - Semiconductor device and manufacturing method thereof, circuit board, and electronic apparatus - Google Patents

Semiconductor device and manufacturing method thereof, circuit board, and electronic apparatus Download PDF

Info

Publication number
JP4544407B2
JP4544407B2 JP2004146942A JP2004146942A JP4544407B2 JP 4544407 B2 JP4544407 B2 JP 4544407B2 JP 2004146942 A JP2004146942 A JP 2004146942A JP 2004146942 A JP2004146942 A JP 2004146942A JP 4544407 B2 JP4544407 B2 JP 4544407B2
Authority
JP
Japan
Prior art keywords
semiconductor chip
intermediate point
electrode
wire
semiconductor device
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
JP2004146942A
Other languages
Japanese (ja)
Other versions
JP2005328005A (en
Inventor
真吾 堀井
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Seiko Epson Corp
Original Assignee
Seiko Epson Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Seiko Epson Corp filed Critical Seiko Epson Corp
Priority to JP2004146942A priority Critical patent/JP4544407B2/en
Publication of JP2005328005A publication Critical patent/JP2005328005A/en
Application granted granted Critical
Publication of JP4544407B2 publication Critical patent/JP4544407B2/en
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L24/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L24/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/04Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
    • H01L25/065Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L25/0657Stacked arrangements of devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32135Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
    • H01L2224/32145Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32225Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L2224/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L2224/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • H01L2224/45001Core members of the connector
    • H01L2224/45099Material
    • H01L2224/451Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
    • H01L2224/45138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/45144Gold (Au) as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48091Arched
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48095Kinked
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48225Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/48227Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/484Connecting portions
    • H01L2224/4847Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a wedge bond
    • H01L2224/48471Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a wedge bond the other connecting portion not on the bonding area being a ball bond, i.e. wedge-to-ball, reverse stitch
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/484Connecting portions
    • H01L2224/48475Connecting portions connected to auxiliary connecting means on the bonding areas, e.g. pre-ball, wedge-on-ball, ball-on-ball
    • H01L2224/48476Connecting portions connected to auxiliary connecting means on the bonding areas, e.g. pre-ball, wedge-on-ball, ball-on-ball between the wire connector and the bonding area
    • H01L2224/48477Connecting portions connected to auxiliary connecting means on the bonding areas, e.g. pre-ball, wedge-on-ball, ball-on-ball between the wire connector and the bonding area being a pre-ball (i.e. a ball formed by capillary bonding)
    • H01L2224/48478Connecting portions connected to auxiliary connecting means on the bonding areas, e.g. pre-ball, wedge-on-ball, ball-on-ball between the wire connector and the bonding area being a pre-ball (i.e. a ball formed by capillary bonding) the connecting portion being a wedge bond, i.e. wedge on pre-ball
    • H01L2224/48479Connecting portions connected to auxiliary connecting means on the bonding areas, e.g. pre-ball, wedge-on-ball, ball-on-ball between the wire connector and the bonding area being a pre-ball (i.e. a ball formed by capillary bonding) the connecting portion being a wedge bond, i.e. wedge on pre-ball on the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/485Material
    • H01L2224/48505Material at the bonding interface
    • H01L2224/48599Principal constituent of the connecting portion of the wire connector being Gold (Au)
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73201Location after the connecting process on the same surface
    • H01L2224/73203Bump and layer connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73201Location after the connecting process on the same surface
    • H01L2224/73207Bump and wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73251Location after the connecting process on different surfaces
    • H01L2224/73265Layer and wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/74Apparatus for manufacturing arrangements for connecting or disconnecting semiconductor or solid-state bodies and for methods related thereto
    • H01L2224/78Apparatus for connecting with wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/74Apparatus for manufacturing arrangements for connecting or disconnecting semiconductor or solid-state bodies and for methods related thereto
    • H01L2224/78Apparatus for connecting with wire connectors
    • H01L2224/7825Means for applying energy, e.g. heating means
    • H01L2224/783Means for applying energy, e.g. heating means by means of pressure
    • H01L2224/78301Capillary
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/85Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/85Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
    • H01L2224/85009Pre-treatment of the connector or the bonding area
    • H01L2224/85051Forming additional members, e.g. for "wedge-on-ball", "ball-on-wedge", "ball-on-ball" connections
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/85Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
    • H01L2224/8512Aligning
    • H01L2224/85148Aligning involving movement of a part of the bonding apparatus
    • H01L2224/85169Aligning involving movement of a part of the bonding apparatus being the upper part of the bonding apparatus, i.e. bonding head, e.g. capillary or wedge
    • H01L2224/8518Translational movements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/85Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
    • H01L2224/8512Aligning
    • H01L2224/85148Aligning involving movement of a part of the bonding apparatus
    • H01L2224/85169Aligning involving movement of a part of the bonding apparatus being the upper part of the bonding apparatus, i.e. bonding head, e.g. capillary or wedge
    • H01L2224/8518Translational movements
    • H01L2224/85186Translational movements connecting first outside the semiconductor or solid-state body, i.e. off-chip, reverse stitch
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/85Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
    • H01L2224/852Applying energy for connecting
    • H01L2224/85201Compression bonding
    • H01L2224/85205Ultrasonic bonding
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/0651Wire or wire-like electrical connections from device to substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06555Geometry of the stack, e.g. form of the devices, geometry to facilitate stacking
    • H01L2225/06565Geometry of the stack, e.g. form of the devices, geometry to facilitate stacking the devices having the same size and there being no auxiliary carrier between the devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/73Means for bonding being of different types provided for in two or more of groups H01L24/10, H01L24/18, H01L24/26, H01L24/34, H01L24/42, H01L24/50, H01L24/63, H01L24/71
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00014Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01004Beryllium [Be]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01005Boron [B]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01006Carbon [C]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01013Aluminum [Al]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01014Silicon [Si]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01029Copper [Cu]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01033Arsenic [As]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01079Gold [Au]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01082Lead [Pb]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/014Solder alloys
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/095Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00 with a principal constituent of the material being a combination of two or more materials provided in the groups H01L2924/013 - H01L2924/0715
    • H01L2924/097Glass-ceramics, e.g. devitrified glass
    • H01L2924/09701Low temperature co-fired ceramic [LTCC]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/153Connection portion
    • H01L2924/1531Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
    • H01L2924/15311Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/156Material
    • H01L2924/15786Material with a principal constituent of the material being a non metallic, non metalloid inorganic material
    • H01L2924/15787Ceramics, e.g. crystalline carbides, nitrides or oxides
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Computer Hardware Design (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Wire Bonding (AREA)

Description

本発明は、半導体装置及びその製造方法、回路基板並びに電子機器に関する。   The present invention relates to a semiconductor device, a manufacturing method thereof, a circuit board, and an electronic device.

複数の半導体チップをスペーサを介して積層し、1つの半導体装置を製造することが知られている。配線基板の配線パターンと半導体チップの電極は、例えばワイヤによって電気的に接続される。ワイヤボンディング接続では、ワイヤを配線パターンにファーストボンディングし、半導体チップ上にセカンドボンディングする、いわゆるリバースボンディングが知られている。リバースボンディングでは、ワイヤの低ループ化を図ることによって、半導体装置の薄型化を図ることができる。   It is known that a plurality of semiconductor chips are stacked via a spacer to manufacture one semiconductor device. The wiring pattern of the wiring board and the electrode of the semiconductor chip are electrically connected by, for example, a wire. In wire bonding connection, so-called reverse bonding is known in which a wire is first bonded to a wiring pattern and second bonded on a semiconductor chip. In reverse bonding, the semiconductor device can be thinned by reducing the loop of the wire.

さらに半導体装置の薄型化を図るために、スペーサを薄くして、上下の半導体チップの間隔を狭くすることが好ましい。従来技術では、ワイヤをその最頂部から斜め下方に引き出して上下の半導体チップの間隔に進入させていたので、スペーサに一定の厚みが必要であった。また、リバースボンディングでは、ファーストボンディングからの立ち上がり部(ネック部)を急な角度で倒し込むと、ワイヤにダメージが加えられ、半導体装置の信頼性が損なわれることがあった。   Furthermore, in order to reduce the thickness of the semiconductor device, it is preferable to make the spacer thin and narrow the space between the upper and lower semiconductor chips. In the prior art, since the wire is drawn obliquely downward from the top of the wire to enter the space between the upper and lower semiconductor chips, a certain thickness is required for the spacer. In reverse bonding, if the rising portion (neck portion) from the first bonding is tilted at a steep angle, the wire may be damaged, and the reliability of the semiconductor device may be impaired.

本発明の目的は、半導体装置の高信頼性化及び薄型化を図ることにある。
特許第3370539号公報
An object of the present invention is to achieve high reliability and thinning of a semiconductor device.
Japanese Patent No. 3370539

(1)本発明に係る半導体装置は、
配線パターンを有する配線基板と、
前記配線基板に搭載され、第1の電極を有する第1の半導体チップと、
前記第1の電極と間隔をあけてオーバーラップするように前記第1の半導体チップに搭載された第2の半導体チップと、
前記第1の半導体チップと前記第2の半導体チップとの間に介在するスペーサと、
前記配線パターンと前記第1の電極とを電気的に接続するワイヤと、
を含み、
前記ワイヤは、
前記第2の半導体チップのオーバーラップする範囲の外側に最頂部が位置し、かつ、
前記第2の半導体チップのオーバーラップする範囲の境界部から前記第1の電極との接続部までの部分が、前記配線基板の面とほぼ平行に延出されてなる。本発明によれば、ワイヤは、上段の第2の半導体チップのオーバーラップする範囲の境界部から、下段の第1の半導体チップの第1の電極との接続部までの部分が、配線基板の面とほぼ平行になるように延出されている。したがって、上下の半導体チップの間隔を可能な限り狭くすることができ、半導体装置の薄型化を図ることができる。また、ワイヤは、上段の第2の半導体チップのオーバーラップする範囲の外側に最頂部が位置している。したがって、ワイヤの配線パターンからの立ち上がり部が急な角度で倒し込まれるのを防止し、ワイヤにダメージが加えられるのを回避することができ、半導体装置の高信頼性化を図ることができる。
(2)この半導体装置において、
前記ワイヤは、
前記配線パターン上に配置されたバンプを有し、
前記バンプから、前記配線基板の面に対してほぼ垂直に立ち上がるように、第1中間点まで延出され、
前記第1中間点から、前記第1の電極に近づく方向であって前記配線基板から離れる方向に、第2中間点まで延出され、
いずれかに前記最頂部を有するように、前記第2中間点から前記第1の電極に近づく方向に第3中間点まで延出され、
前記第3中間点から、前記第1の電極に近づく方向であって前記配線基板に近づく方向に、第4中間点まで延出され、
前記第4中間点から、前記境界部を通過するとともに前記配線基板の面に対してほぼ平行に、前記接続部まで延出されてなる半導体装置。
(3)この半導体装置において、
前記ワイヤの前記第2中間点から前記第3中間点までの部分は、前記配線基板の面に対してほぼ平行に延出されてなる半導体装置。
(4)この半導体装置において、
前記ワイヤの前記最頂部は、前記第2の半導体チップの最底面よりも高い位置に配置されてなる半導体装置。これによって、ワイヤの最頂部までの軌道が緩やかなカーブになるので、ワイヤにダメージが加えられるのを回避することができる。
(5)この半導体装置において、
前記第1の半導体チップの平面形状は、前記第2の半導体チップの平面形状とほぼ同じである半導体装置。
(6)この半導体装置において、
前記第1の半導体チップの平面形状は、前記第2の半導体チップの平面形状よりも小さい半導体装置。
(7)この半導体装置において、
前記第2の半導体チップは、第2の電極を有し、
前記配線パターンと前記第2の電極とを電気的に接続する他のワイヤをさらに含む半導体装置。
(8)本発明に係る回路基板には、上記半導体装置が実装されている。
(9)本発明に係る電子機器は、上記半導体装置を有する。
(10)本発明に係る半導体装置の製造方法は、
(a)前記配線パターンを有する配線基板に、第1の電極を有する第1の半導体チップを搭載すること、
(b)前記配線パターンと前記第1の電極とを電気的に接続するように、ワイヤを前記配線パターンにボンディングし、その後に前記第1の電極にボンディングすること、
(c)第2の半導体チップを、前記第1の電極と間隔をあけてオーバーラップするように第1の半導体チップに搭載すること、
を含み、
前記(b)工程で、前記ワイヤを、
前記第2の半導体チップのオーバーラップする範囲の外側に最頂部が位置し、かつ、
前記第2の半導体チップのオーバーラップする範囲の境界部から前記第1の電極との接続部までの部分が、前記配線基板の面とほぼ平行に延出させる。本発明によれば、ワイヤを、上段の第2の半導体チップのオーバーラップする範囲の境界部から、下段の第1の半導体チップの第1の電極との接続部までの部分が、配線基板の面とほぼ平行になるように延出させる。したがって、上下の半導体チップの間隔を可能な限り狭くすることができ、半導体装置の薄型化を図ることができる。また、ワイヤを、上段の第2の半導体チップのオーバーラップする範囲の外側に最頂部が位置するように形成する。したがって、ワイヤの配線パターンからの立ち上がり部が急な角度で倒し込まれるのを防止し、ワイヤにダメージが加えられるのを回避することができ、半導体装置の高信頼性化を図ることができる。
(1) A semiconductor device according to the present invention includes:
A wiring board having a wiring pattern;
A first semiconductor chip mounted on the wiring board and having a first electrode;
A second semiconductor chip mounted on the first semiconductor chip so as to overlap the first electrode at an interval;
A spacer interposed between the first semiconductor chip and the second semiconductor chip;
A wire for electrically connecting the wiring pattern and the first electrode;
Including
The wire is
The topmost part is located outside the overlapping range of the second semiconductor chip, and
A portion from the boundary portion of the overlapping range of the second semiconductor chip to the connection portion with the first electrode extends substantially parallel to the surface of the wiring board. According to the present invention, the wire has a portion from the boundary portion of the overlapping range of the upper second semiconductor chip to the connection portion with the first electrode of the lower first semiconductor chip. It is extended so as to be almost parallel to the surface. Therefore, the distance between the upper and lower semiconductor chips can be made as narrow as possible, and the semiconductor device can be made thinner. In addition, the uppermost portion of the wire is located outside the overlapping range of the upper second semiconductor chip. Therefore, it is possible to prevent the rising portion of the wire from the wiring pattern from being tilted at a steep angle, to avoid damage to the wire, and to improve the reliability of the semiconductor device.
(2) In this semiconductor device,
The wire is
Having a bump disposed on the wiring pattern;
Extending from the bump to a first intermediate point so as to rise substantially perpendicular to the surface of the wiring board,
Extending from the first intermediate point to the second intermediate point in a direction approaching the first electrode and away from the wiring board;
Extending from the second intermediate point to the third intermediate point in a direction approaching the first electrode, so as to have the topmost part in any one of
Extending from the third intermediate point to the fourth intermediate point in a direction approaching the first electrode and approaching the wiring board,
A semiconductor device that extends from the fourth intermediate point to the connection portion so as to pass through the boundary portion and substantially parallel to the surface of the wiring board.
(3) In this semiconductor device,
A portion of the wire extending from the second intermediate point to the third intermediate point extends substantially parallel to the surface of the wiring board.
(4) In this semiconductor device,
The topmost portion of the wire is a semiconductor device arranged at a position higher than the bottommost surface of the second semiconductor chip. As a result, the trajectory to the top of the wire has a gentle curve, so that damage to the wire can be avoided.
(5) In this semiconductor device,
The semiconductor device in which the planar shape of the first semiconductor chip is substantially the same as the planar shape of the second semiconductor chip.
(6) In this semiconductor device,
A semiconductor device in which a planar shape of the first semiconductor chip is smaller than a planar shape of the second semiconductor chip.
(7) In this semiconductor device,
The second semiconductor chip has a second electrode,
A semiconductor device further comprising another wire for electrically connecting the wiring pattern and the second electrode.
(8) The semiconductor device is mounted on a circuit board according to the present invention.
(9) An electronic apparatus according to the present invention includes the semiconductor device.
(10) A method for manufacturing a semiconductor device according to the present invention includes:
(A) mounting a first semiconductor chip having a first electrode on a wiring board having the wiring pattern;
(B) bonding a wire to the wiring pattern so as to electrically connect the wiring pattern and the first electrode, and then bonding to the first electrode;
(C) mounting the second semiconductor chip on the first semiconductor chip so as to overlap the first electrode at an interval;
Including
In the step (b), the wire is
The topmost part is located outside the overlapping range of the second semiconductor chip, and
A portion from the boundary portion of the overlapping range of the second semiconductor chip to the connection portion with the first electrode extends substantially in parallel with the surface of the wiring board. According to the present invention, the portion of the wire from the boundary portion of the overlapping range of the upper second semiconductor chip to the connection portion with the first electrode of the lower first semiconductor chip is formed on the wiring board. Extend so that it is almost parallel to the surface. Therefore, the distance between the upper and lower semiconductor chips can be made as narrow as possible, and the semiconductor device can be made thinner. Further, the wire is formed so that the topmost part is located outside the overlapping range of the upper second semiconductor chip. Therefore, it is possible to prevent the rising portion of the wire from the wiring pattern from being tilted at a steep angle, to avoid damage to the wire, and to improve the reliability of the semiconductor device.

以下、本発明の実施の形態について図面を参照して説明する。   Hereinafter, embodiments of the present invention will be described with reference to the drawings.

図1は本発明の実施の形態に係る半導体装置を示す図であり、図2はその変形例を示す図である。図3(A)〜図5(C)は、本発明の実施の形態に係る半導体装置の製造方法を示す図である。図5(C)は、半導体装置のワイヤ形状を示す図である。図1に示すように、半導体装置1は、配線基板10と、第1の半導体チップ20と、第2の半導体チップ30と、スペーサ40と、ワイヤ(第1のワイヤ)50と、を含む。   FIG. 1 is a diagram showing a semiconductor device according to an embodiment of the present invention, and FIG. 2 is a diagram showing a modification thereof. 3A to 5C are views showing a method for manufacturing a semiconductor device according to an embodiment of the present invention. FIG. 5C illustrates a wire shape of the semiconductor device. As shown in FIG. 1, the semiconductor device 1 includes a wiring board 10, a first semiconductor chip 20, a second semiconductor chip 30, a spacer 40, and a wire (first wire) 50.

図1に示す例では、配線基板10は、ベース基板12と、ベース基板12に形成された配線パターン14,16と、を有する。ベース基板12は、樹脂基板(例えばエポキシ基板又はポリイミド基板)などの有機系材料から構成されてもよいし、セラミック基板又はガラス基板などの無機系の材料から構成されてもよいし、それらの材料の複合構造の基板(例えばガラスエポキシ基板)であってもよい。ベース基板12の両面に、配線パターン(例えばCuパターン)14,16が形成されていてもよい。各配線パターン14,16は、複数の配線からなり、各配線の一部が接続部(例えばランド)となっている。ベース基板12に図示しないスルーホールが形成され、配線基板10の両面(配線パターン14,16)の電気的導通を図ってもよい。配線基板10には、配線パターン14,16の一部を覆うように、図示しない絶縁膜が形成されている。配線基板10は、半導体パッケージ用のインタポーザであってもよいし、単層基板又は多層基板のいずれであってもよいし、リジッド基板又はフレキシブル基板のいずれであってもよい。   In the example illustrated in FIG. 1, the wiring substrate 10 includes a base substrate 12 and wiring patterns 14 and 16 formed on the base substrate 12. The base substrate 12 may be composed of an organic material such as a resin substrate (for example, an epoxy substrate or a polyimide substrate), or may be composed of an inorganic material such as a ceramic substrate or a glass substrate, or those materials. The composite structure substrate (for example, a glass epoxy substrate) may be used. Wiring patterns (for example, Cu patterns) 14 and 16 may be formed on both surfaces of the base substrate 12. Each of the wiring patterns 14 and 16 includes a plurality of wirings, and a part of each wiring is a connection portion (for example, a land). A through hole (not shown) may be formed in the base substrate 12 so that electrical connection between both surfaces (wiring patterns 14 and 16) of the wiring substrate 10 may be achieved. An insulating film (not shown) is formed on the wiring substrate 10 so as to cover a part of the wiring patterns 14 and 16. The wiring board 10 may be an interposer for a semiconductor package, may be a single layer board or a multilayer board, and may be a rigid board or a flexible board.

変形例として、配線基板は金属基板であってもよい。金属基板として、金属性の板材を打ち抜き加工して形成されるリードフレームを使用してもよい。リードフレームは、複数のリードからなる配線パターンを有する。   As a modification, the wiring board may be a metal board. As the metal substrate, a lead frame formed by punching a metallic plate material may be used. The lead frame has a wiring pattern composed of a plurality of leads.

第1の半導体チップ(第1の集積回路チップ)20は、集積回路22と、集積回路22に電気的に接続された複数の第1の電極24と、を有する。複数の第1の電極24は、第1の半導体チップ20の集積回路22側の面に配列され、集積回路22の外側(例えば第1の半導体チップの外形の4辺又は2辺に沿った領域)に配列されていてもよい。第1の電極24は、薄く平らなパッド(例えばアルミパッド)のみであってもよいが、図1に示すようにパッド上で突起するバンプ(例えばボールバンプ)をさらに有してもよい。なお、第1の半導体チップ20には、図示しないパッシベーション膜(例えばシリコン酸化膜)が形成されている。   The first semiconductor chip (first integrated circuit chip) 20 includes an integrated circuit 22 and a plurality of first electrodes 24 electrically connected to the integrated circuit 22. The plurality of first electrodes 24 are arranged on the surface of the first semiconductor chip 20 on the side of the integrated circuit 22 and are outside the integrated circuit 22 (for example, regions along the four sides or two sides of the outer shape of the first semiconductor chip). ) May be arranged. The first electrode 24 may be only a thin and flat pad (for example, an aluminum pad), but may further have a bump (for example, a ball bump) protruding on the pad as shown in FIG. Note that a passivation film (for example, a silicon oxide film) (not shown) is formed on the first semiconductor chip 20.

第2の半導体チップ(第2の集積回路チップ)30は、集積回路32と、集積回路32に電気的に接続された複数の第2の電極34と、を有する。第2の電極34の配列及び構造は、第1の電極24の内容を適用することができる。第2の半導体チップ30には、図示しないパッシベーション膜(例えばシリコン酸化膜)が形成されている。   The second semiconductor chip (second integrated circuit chip) 30 includes an integrated circuit 32 and a plurality of second electrodes 34 electrically connected to the integrated circuit 32. The arrangement and structure of the second electrode 34 can apply the contents of the first electrode 24. A passivation film (for example, a silicon oxide film) (not shown) is formed on the second semiconductor chip 30.

図1に示す例では、第1の半導体チップ20の平面形状は、第2の半導体チップ30の平面形状とほぼ同じである。第1及び第2の半導体チップ20,30の平面形状は矩形形状であってもよい。   In the example shown in FIG. 1, the planar shape of the first semiconductor chip 20 is substantially the same as the planar shape of the second semiconductor chip 30. The planar shape of the first and second semiconductor chips 20 and 30 may be a rectangular shape.

第1の半導体チップ20は、配線基板10に搭載されている。第1の半導体チップ20は、第1の電極24の形成面とは反対の面が配線基板10側を向くように(すなわちフェースアップの向きに)搭載されている。第1の半導体チップ20と配線基板10との間に接着材料18を介在させてもよい。   The first semiconductor chip 20 is mounted on the wiring board 10. The first semiconductor chip 20 is mounted such that the surface opposite to the surface on which the first electrode 24 is formed faces the wiring substrate 10 side (that is, face up). An adhesive material 18 may be interposed between the first semiconductor chip 20 and the wiring substrate 10.

第2の半導体チップ30は、スペーサ40を介して、第1の半導体チップ20に搭載されている。スペーサ40は、所定の厚みを有し、第1の半導体チップ20と第2の半導体チップ30との間に介在しているので、第1の半導体チップ20と第2の半導体チップ30との間に所定間隔を設けることができる。図1に示す例では、第1及び第2の半導体チップ20,30の全部同士がオーバーラップしてもよい。第2の半導体チップ30は、第1の電極24と間隔をあけてオーバーラップしている。   The second semiconductor chip 30 is mounted on the first semiconductor chip 20 via the spacer 40. Since the spacer 40 has a predetermined thickness and is interposed between the first semiconductor chip 20 and the second semiconductor chip 30, it is between the first semiconductor chip 20 and the second semiconductor chip 30. A predetermined interval can be provided. In the example shown in FIG. 1, all of the first and second semiconductor chips 20 and 30 may overlap each other. The second semiconductor chip 30 overlaps the first electrode 24 with a gap.

スペーサ40は絶縁性材料からなり、樹脂(例えば熱硬化性樹脂)で形成してもよい。スペーサ40は、図1に示すように後述のワイヤ50の一部及び第1の電極24を封止してもよいが、ワイヤ50及び第1の電極24を避けるように設けられていてもよい。スペーサ40は、内部に分散された複数のボール(塊)42を有していてもよい。ボール42も絶縁性材料からなる。スペーサ40が複数のボール42を有することによって、第1の半導体チップ20と第2の半導体チップ30との間に少なくとも1つのボール42が介在するので、第1の半導体チップ20と第2の半導体チップ30との間に、容易かつ確実に所定間隔をあけることができる。   The spacer 40 is made of an insulating material and may be formed of a resin (for example, a thermosetting resin). As shown in FIG. 1, the spacer 40 may seal a part of the wire 50 and the first electrode 24 described later, but may be provided so as to avoid the wire 50 and the first electrode 24. . The spacer 40 may have a plurality of balls (lumps) 42 dispersed therein. The ball 42 is also made of an insulating material. Since the spacer 40 includes the plurality of balls 42, at least one ball 42 is interposed between the first semiconductor chip 20 and the second semiconductor chip 30, so that the first semiconductor chip 20 and the second semiconductor chip 20 are arranged. A predetermined interval can be easily and reliably provided between the chip 30 and the chip 30.

ワイヤ50は、配線基板10(配線パターン14)と第1の半導体チップ20(第1の電極24)とを電気的に接続する。配線パターン14の複数の接続部のそれぞれが、複数の第1の電極24のいずれかに電気的に接続されていてもよい。ワイヤ50は導電性材料からなり、例えば金ワイヤであってもよい。配線パターン14にファーストボンディングし、その後に第1の電極24にセカンドボンディングする、いわゆるリバースボンディングによってワイヤ50を形成してもよい。   The wire 50 electrically connects the wiring substrate 10 (wiring pattern 14) and the first semiconductor chip 20 (first electrode 24). Each of the plurality of connection portions of the wiring pattern 14 may be electrically connected to any of the plurality of first electrodes 24. The wire 50 is made of a conductive material, and may be a gold wire, for example. The wire 50 may be formed by so-called reverse bonding in which first bonding is performed on the wiring pattern 14 and then second bonding is performed on the first electrode 24.

ワイヤ50のループ形状について説明する。図1に示すように、ワイヤ50は、配線パターン14(接続部)上に配置されたバンプ51を有し、バンプ51から配線基板10に離れる方向(上方)に延出されている。ワイヤ50の最頂部(最も高い部分)54は、第2の半導体チップ30のオーバーラップする範囲の外側に位置している。最頂部54は、上段の第2の半導体チップ30の最底面(第2の電極34の形成面とは反対の面)よりも高い位置に配置されていてもよいし、上段の第2の半導体チップ30の最頂面(第2の電極34の形成面)とほぼ同じ又はそれよりも高い位置に配置されていてもよい。これによれば、ワイヤ50の最頂部54までの軌道が緩やかなカーブになるので、ワイヤ50にダメージが加えられるのを回避することができる。ワイヤ50は、最頂部54から配線基板10に近づく方向(斜め下方)に延出され、第1の半導体チップ20と第2の半導体チップ30との間隔に進入している。ワイヤ50は、第2の半導体チップ30のオーバーラップする範囲の境界部57を通過し、第1の電極24との接続部58まで延出されている。ここで、境界部57は、ワイヤ50の第2の半導体チップ30の端部直下に配置される部分であり、接続部58は、ワイヤ50の第1の電極24の直上に配置される部分である。図1に示すように、ワイヤ50の境界部57から接続部58までの部分は、配線基板10の面(又は第1の半導体チップ20の面)に対して、誤差の範囲を含む程度にほぼ平行に延出されている。ワイヤ50の境界部57から接続部58までの部分は直線状に延出されている。境界部57(接続部58)の高さ方向の位置は、第1の半導体チップ20の最頂面(第1の電極24の形成面)と第2の半導体チップ30の最底面(第2の電極34の形成面とは反対の面)との間に配置されている。   The loop shape of the wire 50 will be described. As shown in FIG. 1, the wire 50 has a bump 51 disposed on the wiring pattern 14 (connection portion), and extends in a direction (upward) away from the bump 51 to the wiring substrate 10. The topmost portion (the highest portion) 54 of the wire 50 is located outside the overlapping range of the second semiconductor chip 30. The topmost portion 54 may be disposed at a position higher than the bottommost surface (the surface opposite to the surface on which the second electrode 34 is formed) of the upper second semiconductor chip 30, or the uppermost second semiconductor chip 30. You may arrange | position in the position substantially the same as the uppermost surface (formation surface of the 2nd electrode 34) of the chip | tip 30, or higher than it. According to this, since the trajectory to the top 54 of the wire 50 has a gentle curve, it is possible to avoid damage to the wire 50. The wire 50 extends from the top 54 in a direction approaching the wiring substrate 10 (obliquely below), and enters the space between the first semiconductor chip 20 and the second semiconductor chip 30. The wire 50 passes through the boundary portion 57 in the overlapping range of the second semiconductor chip 30 and extends to the connection portion 58 with the first electrode 24. Here, the boundary portion 57 is a portion disposed immediately below the end portion of the second semiconductor chip 30 of the wire 50, and the connection portion 58 is a portion disposed directly above the first electrode 24 of the wire 50. is there. As shown in FIG. 1, the portion from the boundary portion 57 to the connection portion 58 of the wire 50 is almost included in the error range with respect to the surface of the wiring substrate 10 (or the surface of the first semiconductor chip 20). It extends in parallel. A portion from the boundary portion 57 to the connection portion 58 of the wire 50 extends linearly. The position of the boundary portion 57 (connecting portion 58) in the height direction is such that the top surface of the first semiconductor chip 20 (the surface on which the first electrode 24 is formed) and the bottom surface of the second semiconductor chip 30 (second surface). And a surface opposite to the surface on which the electrode 34 is formed).

ワイヤ50のループ形状の具体例について、図5(C)を参照して説明する。図5(C)に示す例では、ワイヤ50は、配線基板10の配線パターン14(バンプ51)から、第1の半導体チップ20の第1の電極24(接続部58)までの間に、複数の中間点(第1〜第4中間点52,53,55,56)を有している。ワイヤ50は、各中間点において屈曲している。   A specific example of the loop shape of the wire 50 will be described with reference to FIG. In the example shown in FIG. 5C, a plurality of wires 50 are provided between the wiring pattern 14 (bump 51) of the wiring substrate 10 and the first electrode 24 (connecting portion 58) of the first semiconductor chip 20. Intermediate points (first to fourth intermediate points 52, 53, 55, 56). The wire 50 is bent at each intermediate point.

ワイヤ50のバンプ51から第1中間点52までの部分は、配線基板10の面に対してほぼ垂直に立ち上がるように延出されている。   A portion of the wire 50 from the bump 51 to the first intermediate point 52 extends so as to rise substantially perpendicular to the surface of the wiring substrate 10.

ワイヤ50の第1中間点52から第2中間点53までの部分は、第1の電極24に近づく方向であって配線基板10から離れる方向に、すなわち斜め上方に延出されている。配線基板10の面と平行な面と、第1中間点52から第2中間点53までを結ぶ線との、第1の半導体チップ20側のなす角θは、例えば、45°≦θ≦75°であってもよい。この程度の角度であれば、ワイヤ50を急な角度で倒し込むことを防止することができ、ワイヤ50にダメージが加えられるのを回避することができる。   A portion of the wire 50 from the first intermediate point 52 to the second intermediate point 53 extends in a direction approaching the first electrode 24 and away from the wiring substrate 10, that is, obliquely upward. An angle θ between the plane parallel to the surface of the wiring substrate 10 and a line connecting the first intermediate point 52 and the second intermediate point 53 on the first semiconductor chip 20 side is, for example, 45 ° ≦ θ ≦ 75. It may be °. With such an angle, it is possible to prevent the wire 50 from being tilted at a steep angle, and damage to the wire 50 can be avoided.

ワイヤ50の第2中間点53から第3中間点55までの部分は、第1の電極24に近づく方向に延出されている。ワイヤ50のかかる部分は、配線基板10の面に対してほぼ平行に延出されていてもよいし、斜め上方に延出されていてもよいし、斜め下方に延出されていてもよい。なお、最頂部54は、ワイヤ50のかかる部分のいずれかの位置に配置されている。   A portion from the second intermediate point 53 to the third intermediate point 55 of the wire 50 extends in a direction approaching the first electrode 24. Such a portion of the wire 50 may extend substantially parallel to the surface of the wiring substrate 10, may extend obliquely upward, or may extend obliquely downward. Note that the topmost portion 54 is disposed at any position on the wire 50.

ワイヤ50の第3中間点53から第4中間点56までの部分は、第1の電極24に近づく方向であって配線基板10に近づく方向に、すなわち斜め下方に延出されている。第4中間点56の高さ方向の位置は、第1の半導体チップ20の最頂面(第1の電極24の形成面)と第2の半導体チップ30の最底面(第2の電極34の形成面とは反対の面)との間に配置されている。図5(C)に示すように、第4中間点56は、第2の半導体チップ30のオーバーラップする範囲の外側に配置されていてもよい。   A portion from the third intermediate point 53 to the fourth intermediate point 56 of the wire 50 extends in a direction approaching the first electrode 24 and approaching the wiring substrate 10, that is, obliquely downward. The position of the fourth intermediate point 56 in the height direction is that the top surface (formation surface of the first electrode 24) of the first semiconductor chip 20 and the bottom surface (the second electrode 34 of the second electrode 34). (The surface opposite to the forming surface). As shown in FIG. 5C, the fourth intermediate point 56 may be disposed outside the overlapping range of the second semiconductor chip 30.

ワイヤ50の第4中間点56から接続部58までの部分は、上述の境界部57を通過するとともに配線基板10の面に対してほぼ平行に延出されている。図5(C)に示す例とは別に、境界部57と第4中間点56とは一致していてもよい。   A portion of the wire 50 from the fourth intermediate point 56 to the connection portion 58 passes through the boundary portion 57 described above and extends substantially parallel to the surface of the wiring board 10. Apart from the example shown in FIG. 5C, the boundary 57 and the fourth intermediate point 56 may coincide with each other.

半導体装置1は、配線パターン14と第2の電極34とを電気的に接続する他のワイヤ(第2のワイヤ)60と、配線基板10上の部品(例えば第1及び第2の半導体チップ20,30など)を封止する樹脂封止部62と、配線基板10(配線パターン16)に電気的に接続された複数の外部端子(例えばハンダボール)64との少なくとも1つをさらに有していてもよい。   The semiconductor device 1 includes another wire (second wire) 60 that electrically connects the wiring pattern 14 and the second electrode 34, and components on the wiring substrate 10 (for example, the first and second semiconductor chips 20). , 30 and the like, and at least one of a plurality of external terminals (for example, solder balls) 64 electrically connected to the wiring board 10 (wiring pattern 16). May be.

本実施の形態によれば、ワイヤ50は、上段の第2の半導体チップ30のオーバーラップする範囲の境界部57から、下段の第1の半導体チップ20の第1の電極24との接続部58までの部分が、配線基板10の面とほぼ平行になるように延出されている。したがって、上下の半導体チップの間隔を可能な限り狭くすることができ、半導体装置の薄型化を図ることができる。また、ワイヤ50は、上段の第2の半導体チップ30のオーバーラップする範囲の外側に最頂部54が位置している。したがって、ワイヤ50の配線パターン14からの立ち上がり部が急な角度で倒し込まれるのを防止し、ワイヤ50にダメージが加えられるのを回避することができ、半導体装置の高信頼性化を図ることができる。   According to the present embodiment, the wire 50 is connected to the first electrode 24 of the lower first semiconductor chip 20 from the boundary 57 in the overlapping range of the upper second semiconductor chip 30. The portion up to is extended so as to be substantially parallel to the surface of the wiring board 10. Therefore, the distance between the upper and lower semiconductor chips can be made as narrow as possible, and the semiconductor device can be made thinner. Further, the uppermost portion 54 of the wire 50 is located outside the overlapping range of the upper second semiconductor chip 30. Therefore, it is possible to prevent the rising portion of the wire 50 from the wiring pattern 14 from being tilted at a steep angle and to prevent the wire 50 from being damaged, and to improve the reliability of the semiconductor device. Can do.

本実施の形態の変形例として、図2に示すように、第1の半導体チップ120の平面形状は、第2の半導体チップ30の平面形状よりも小さくてもよい。第1の半導体チップ120は、集積回路122及び第1の電極124を有し、それらの説明は上述した通りである。図2に示す例では、上段の第2の半導体チップ30の一部(例えば中央部)が第1の半導体チップ120の全部にオーバーラップしている。第2の半導体チップ30が第1の半導体チップ120の外周の全部から突出するように(はみ出すように)してもよい。   As a modification of the present embodiment, as shown in FIG. 2, the planar shape of the first semiconductor chip 120 may be smaller than the planar shape of the second semiconductor chip 30. The first semiconductor chip 120 includes an integrated circuit 122 and a first electrode 124, and the description thereof is as described above. In the example shown in FIG. 2, a part (for example, the central part) of the upper second semiconductor chip 30 overlaps the entire first semiconductor chip 120. The second semiconductor chip 30 may protrude from the entire outer periphery of the first semiconductor chip 120 (so that it protrudes).

本発明は、配線基板10上に2つの半導体チップをスタックする場合に限定されるものではなく、3つ以上の半導体チップをスタックする場合にも適用することができる。その場合、上段の半導体チップが下段の半導体チップの電極と間隔をあけてオーバーラップする場合、ワイヤ50の形態を適用すると上述の効果を奏することができる。   The present invention is not limited to the case where two semiconductor chips are stacked on the wiring substrate 10, and can also be applied to the case where three or more semiconductor chips are stacked. In that case, when the upper semiconductor chip overlaps the electrodes of the lower semiconductor chip with a gap, the above-described effects can be achieved by applying the form of the wire 50.

本実施の形態に係る半導体装置の製造方法は、図3(A)〜図5(C)に示すワイヤボンディング工程を含む。半導体装置の製造方法は、上述の半導体装置を得るために必要な製造工程を含む。配線基板10に第1の半導体チップ20を搭載した後、ワイヤボンディング工程を行う。ワイヤボンディング工程では、配線パターン14にファーストボンディングし、その後、第1の電極24にセカンドボンディングする。   The manufacturing method of the semiconductor device according to the present embodiment includes a wire bonding step shown in FIGS. 3 (A) to 5 (C). The method for manufacturing a semiconductor device includes manufacturing steps necessary for obtaining the above-described semiconductor device. After mounting the first semiconductor chip 20 on the wiring substrate 10, a wire bonding process is performed. In the wire bonding process, first bonding is performed on the wiring pattern 14 and then second bonding is performed on the first electrode 24.

ワイヤ50を支持するツール(例えばキャピラリ)70を用意し、ツール70の先端から突出するワイヤ50の先端部を、ボール状に溶融及び形成する。そして、ツール70を配線パターン14の接続部(例えばランド)の上方に配置し、ワイヤ50の先端部を配線パターン14の接続部にボンディングする。ボンディング時に圧力、熱及び超音波振動を加えてもよい。こうして、配線パターン14上にバンプ51を形成する。   A tool (for example, a capillary) 70 that supports the wire 50 is prepared, and the tip of the wire 50 protruding from the tip of the tool 70 is melted and formed into a ball shape. Then, the tool 70 is disposed above the connection portion (for example, land) of the wiring pattern 14, and the tip of the wire 50 is bonded to the connection portion of the wiring pattern 14. Pressure, heat, and ultrasonic vibration may be applied during bonding. In this way, bumps 51 are formed on the wiring pattern 14.

図3(A)に示すように、ツール70を上方に(配線基板10の面に対して)垂直移動させて、ワイヤ50をバンプ51からまっすぐ上方に延出させる。   As shown in FIG. 3A, the tool 70 is vertically moved upward (relative to the surface of the wiring board 10), and the wire 50 is extended straight upward from the bump 51.

次に、図3(B)に示すように、ツール70を、セカンドボンディング地点の第1の電極24から離れる方向に(配線基板10の面に対して)水平移動させる。すなわち、ワイヤ50の、バンプ51から第1中間点52までの部分をまっすぐ上方に延出させ、かつ、第1中間点52からツール70の先端までの部分を斜め上方に延出させることができる。   Next, as shown in FIG. 3B, the tool 70 is moved horizontally (relative to the surface of the wiring board 10) in a direction away from the first electrode 24 at the second bonding point. That is, the portion of the wire 50 from the bump 51 to the first intermediate point 52 can be extended straight upward, and the portion from the first intermediate point 52 to the tip of the tool 70 can be extended obliquely upward. .

次に、図3(C)に示すように、第2中間点53を起点として、ツール70を上方に垂直移動させる。これによって、ワイヤ50を第2中間点53において屈曲させることができる。ワイヤ50の第2中間点53からツール70の先端までの部分は、まっすぐ上方に延出させる。   Next, as shown in FIG. 3C, the tool 70 is vertically moved from the second intermediate point 53 as a starting point. Thereby, the wire 50 can be bent at the second intermediate point 53. A portion from the second intermediate point 53 of the wire 50 to the tip of the tool 70 extends straight upward.

次に、図4(A)に示すように、ツール70を、第1の電極24から離れる方向に水平移動させる。こうして、ワイヤ50の第2中間点53からツール70の先端までの部分を斜め上方に延出させることができる。   Next, as shown in FIG. 4A, the tool 70 is moved horizontally in a direction away from the first electrode 24. Thus, the portion from the second intermediate point 53 of the wire 50 to the tip of the tool 70 can be extended obliquely upward.

次に、図4(B)に示すように、第3中間点55を起点として、ツール70を上方に垂直移動させる。これによって、ワイヤ50を第3中間点55において屈曲させることができる。ワイヤ50の第3中間点53からツール70の先端までの部分は、まっすぐ上方に延出させる。   Next, as shown in FIG. 4B, the tool 70 is moved vertically upward from the third intermediate point 55 as a starting point. Thereby, the wire 50 can be bent at the third intermediate point 55. A portion from the third intermediate point 53 of the wire 50 to the tip of the tool 70 extends straight upward.

次に、図5(A)に示すように、ツール70を、第1の電極24に近づく方向に水平移動させる。こうして、ワイヤ50の第3中間点55からツール70の先端までの部分を斜め上方に延出させることができる。   Next, as shown in FIG. 5A, the tool 70 is horizontally moved in a direction approaching the first electrode 24. In this way, the portion from the third intermediate point 55 of the wire 50 to the tip of the tool 70 can be extended obliquely upward.

次に、図5(B)に示すように、第4中間点56を起点として、ツール70を上方に垂直移動させる。これによって、ワイヤ50を第4中間点56において屈曲させることができる。ワイヤ50の第4中間点56からツール70の先端までの部分は、まっすぐ上方に延出させる。   Next, as shown in FIG. 5B, the tool 70 is moved vertically upward from the fourth intermediate point 56 as a starting point. Thereby, the wire 50 can be bent at the fourth intermediate point 56. The portion from the fourth intermediate point 56 of the wire 50 to the tip of the tool 70 extends straight upward.

最後に、図5(C)に示すように、ツール70を、ファーストボンディング地点であるバンプ51を軸として回転移動させ、ワイヤ50の一部を第1の電極24にボンディングする。ボンディング時に圧力、熱及び超音波振動を加えてもよい。こうして、配線パターン14と第1の電極24とをワイヤボンディング接続することができる。   Finally, as shown in FIG. 5C, the tool 70 is rotationally moved around the bump 51 which is the first bonding point, and a part of the wire 50 is bonded to the first electrode 24. Pressure, heat, and ultrasonic vibration may be applied during bonding. Thus, the wiring pattern 14 and the first electrode 24 can be connected by wire bonding.

上述のワイヤボンディング工程終了後、第2の半導体チップ30を、第1の電極24と間隔をあけてオーバーラップするように第1の半導体チップ20に搭載する。その後、配線パターン14と第2の電極34とをワイヤ60によって電気的に接続し、配線基板10上の部品を樹脂封止(例えばモールディング)してもよい。配線基板10に外部端子64を設けてもよい。こうして、図1に示す半導体装置1を製造することができる。本実施の形態によれば、薄型かつ信頼性の高い半導体装置を製造することができる。   After the above-described wire bonding process is completed, the second semiconductor chip 30 is mounted on the first semiconductor chip 20 so as to overlap the first electrode 24 with a gap. Thereafter, the wiring pattern 14 and the second electrode 34 may be electrically connected by the wire 60, and the components on the wiring board 10 may be resin-sealed (for example, molded). External terminals 64 may be provided on the wiring board 10. Thus, the semiconductor device 1 shown in FIG. 1 can be manufactured. According to the present embodiment, a thin and highly reliable semiconductor device can be manufactured.

図6には、上述の半導体装置1が実装された回路基板1000が示されている。本実施の形態に係る電子機器として、図7にはノート型パーソナルコンピュータ2000が示され、図8には携帯電話3000が示されている。   FIG. 6 shows a circuit board 1000 on which the above-described semiconductor device 1 is mounted. As an electronic apparatus according to this embodiment, a notebook personal computer 2000 is shown in FIG. 7, and a mobile phone 3000 is shown in FIG.

本発明は、上述した実施の形態に限定されるものではなく、種々の変形が可能である。例えば、本発明は、実施の形態で説明した構成と実質的に同一の構成(例えば、機能、方法及び結果が同一の構成、あるいは目的及び結果が同一の構成)を含む。また、本発明は、実施の形態で説明した構成の本質的でない部分を置き換えた構成を含む。また、本発明は、実施の形態で説明した構成と同一の作用効果を奏する構成又は同一の目的を達成することができる構成を含む。また、本発明は、実施の形態で説明した構成に公知技術を付加した構成を含む。   The present invention is not limited to the above-described embodiments, and various modifications can be made. For example, the present invention includes configurations that are substantially the same as the configurations described in the embodiments (for example, configurations that have the same functions, methods, and results, or configurations that have the same purposes and results). In addition, the invention includes a configuration in which a non-essential part of the configuration described in the embodiment is replaced. In addition, the present invention includes a configuration that achieves the same effect as the configuration described in the embodiment or a configuration that can achieve the same object. Further, the invention includes a configuration in which a known technique is added to the configuration described in the embodiment.

図1は、本発明の実施の形態に係る半導体装置を示す図である。FIG. 1 is a diagram showing a semiconductor device according to an embodiment of the present invention. 図2は、本発明の実施の形態の変形例に係る半導体装置を示す図である。FIG. 2 is a diagram showing a semiconductor device according to a modification of the embodiment of the present invention. 図3(A)〜図3(C)は、本発明の実施の形態に係る半導体装置の製造方法を示す図である。3A to 3C are diagrams showing a method for manufacturing a semiconductor device according to an embodiment of the present invention. 図4(A)及び図4(B)は、本発明の実施の形態に係る半導体装置の製造方法を示す図である。4A and 4B are diagrams showing a method for manufacturing a semiconductor device according to an embodiment of the present invention. 図5(A)〜図5(C)は、本発明の実施の形態に係る半導体装置の製造方法を示す図である。5A to 5C are diagrams showing a method for manufacturing a semiconductor device according to an embodiment of the present invention. 図6は、本発明の実施の形態に係る半導体装置が実装された回路基板を示す図である。FIG. 6 is a diagram showing a circuit board on which the semiconductor device according to the embodiment of the present invention is mounted. 図7は、本発明の実施の形態に係る半導体装置を有する電子機器を示す図である。FIG. 7 is a diagram showing an electronic apparatus having the semiconductor device according to the embodiment of the present invention. 図8は、本発明の実施の形態に係る半導体装置を有する電子機器を示す図である。FIG. 8 is a diagram showing an electronic apparatus having the semiconductor device according to the embodiment of the present invention.

符号の説明Explanation of symbols

10…配線基板 14…配線パターン 20…第1の半導体チップ
24…第1の電極 30…第2の半導体チップ 34…第2の電極 40…スペーサ
50…ワイヤ 51…バンプ 52…第1中間点 53…第2中間点 54…最頂部
55…第3中間点 56…第4中間点 57…境界部 58…接続部 60…ワイヤ
120…第1の半導体チップ 124…第1の電極
DESCRIPTION OF SYMBOLS 10 ... Wiring board 14 ... Wiring pattern 20 ... 1st semiconductor chip 24 ... 1st electrode 30 ... 2nd semiconductor chip 34 ... 2nd electrode 40 ... Spacer 50 ... Wire 51 ... Bump 52 ... 1st intermediate point 53 ... second intermediate point 54 ... topmost part 55 ... third intermediate point 56 ... fourth intermediate point 57 ... boundary part 58 ... connecting part 60 ... wire 120 ... first semiconductor chip 124 ... first electrode

Claims (9)

配線パターンを有する配線基板と、
前記配線基板に搭載され、第1の電極を有する第1の半導体チップと、
前記第1の電極と間隔をあけてオーバーラップするように前記第1の半導体チップに搭載された第2の半導体チップと、
前記第1の半導体チップと前記第2の半導体チップとの間に介在するスペーサと、
前記配線パターンと前記第1の電極とを電気的に接続するワイヤと、
を含み、
前記ワイヤは、前記第2の半導体チップのオーバーラップする範囲の外側に最頂部が位置し、かつ、前記第2の半導体チップのオーバーラップする範囲の境界部から前記第1の電極との接続部までの部分が、前記配線基板の面とほぼ平行に延出されてなり、
前記ワイヤは、更に、前記配線パターン上に配置されたバンプを有し、
前記ワイヤは、前記バンプから、前記配線基板の面に対してほぼ垂直に立ち上がるように、第1中間点まで延出され、
前記第1中間点から、前記第1の電極に近づく方向であって前記配線基板から離れる方向に、第2中間点まで延出され、
前記第2中間点から前記第1の電極に近づく方向に第3中間点まで延出され、
前記第3中間点から、前記第1の電極に近づく方向であって前記配線基板に近づく方向に、第4中間点まで延出され、
前記第4中間点から、前記境界部を通過するとともに前記配線基板の面に対してほぼ平行に、前記接続部まで延出され、
前記最頂部は、前記第2中間点と第3中間点との間に位置する、半導体装置。
A wiring board having a wiring pattern;
A first semiconductor chip mounted on the wiring board and having a first electrode;
A second semiconductor chip mounted on the first semiconductor chip so as to overlap the first electrode at an interval;
A spacer interposed between the first semiconductor chip and the second semiconductor chip;
A wire for electrically connecting the wiring pattern and the first electrode;
Including
The wire has a topmost portion located outside an overlapping range of the second semiconductor chip, and a connecting portion between the boundary of the overlapping range of the second semiconductor chip and the first electrode portions until the, Ri Na is extended substantially parallel to the plane of the wiring board,
The wire further includes a bump disposed on the wiring pattern,
The wire extends from the bump to a first intermediate point so as to rise substantially perpendicular to the surface of the wiring board,
Extending from the first intermediate point to the second intermediate point in a direction approaching the first electrode and away from the wiring board;
Extending from the second intermediate point to the third intermediate point in a direction approaching the first electrode,
Extending from the third intermediate point to the fourth intermediate point in a direction approaching the first electrode and approaching the wiring board,
Extending from the fourth intermediate point to the connection portion, passing through the boundary portion and substantially parallel to the surface of the wiring board,
The topmost part is a semiconductor device located between the second intermediate point and the third intermediate point .
請求項記載の半導体装置において、
前記ワイヤの前記第2中間点から前記第3中間点までの部分は、前記配線基板の面に対してほぼ平行に延出されてなる半導体装置。
The semiconductor device according to claim 1 ,
A portion of the wire extending from the second intermediate point to the third intermediate point extends substantially parallel to the surface of the wiring board.
請求項1または請求項2に記載の半導体装置において、
前記ワイヤの前記最頂部は、前記第2の半導体チップの最底面よりも高い位置に配置されてなる半導体装置。
The semiconductor device according to claim 1 or 2 ,
The topmost portion of the wire is a semiconductor device arranged at a position higher than the bottommost surface of the second semiconductor chip.
請求項1から請求項のいずれか1項に記載の半導体装置において、
前記第1の半導体チップの平面形状は、前記第2の半導体チップの平面形状とほぼ同じである半導体装置。
The semiconductor device according to any one of claims 1 to 3,
The semiconductor device in which the planar shape of the first semiconductor chip is substantially the same as the planar shape of the second semiconductor chip.
請求項1から請求項のいずれか1項に記載の半導体装置において、
前記第1の半導体チップの平面形状は、前記第2の半導体チップの平面形状よりも小さい半導体装置。
The semiconductor device according to any one of claims 1 to 4,
A semiconductor device in which a planar shape of the first semiconductor chip is smaller than a planar shape of the second semiconductor chip.
請求項1から請求項のいずれか1項に記載の半導体装置において、
前記第2の半導体チップは、第2の電極を有し、
前記配線パターンと前記第2の電極とを電気的に接続する他のワイヤをさらに含む半導体装置。
The semiconductor device according to any one of claims 1 to 5,
The second semiconductor chip has a second electrode,
A semiconductor device further comprising another wire for electrically connecting the wiring pattern and the second electrode.
請求項1から請求項のいずれか1項に記載の半導体装置が実装された回路基板。 A circuit board on which the semiconductor device according is mounted to any one of claims 1 to 6. 請求項1から請求項のいずれか1項に記載の半導体装置を有する電子機器。 An electronic device having a semiconductor device as claimed in any one of claims 6. (a)前記配線パターンを有する配線基板に、第1の電極を有する第1の半導体チップを搭載すること、
(b)前記配線パターンと前記第1の電極とを電気的に接続するように、ワイヤを前記配線パターンにボンディングし、その後に前記第1の電極にボンディングすること、
(c)第2の半導体チップを、前記第1の電極と間隔をあけてオーバーラップするように第1の半導体チップに搭載すること、
を含み、
前記(b)工程で、前記ワイヤを、
前記ワイヤの前記配線パターン上に配置されたバンプから、前記配線基板の面に対してほぼ垂直に立ち上がるように、第1中間点まで延出させ、
前記第1中間点から、前記第1の電極に近づく方向であって前記配線基板から離れる方向に、第2中間点まで延出させ、
前記第2中間点から前記第1の電極に近づく方向に第3中間点まで延出させ、
前記第3中間点から、前記第1の電極に近づく方向であって前記配線基板に近づく方向に、第4中間点まで延出させ、
前記第4中間点から、前記境界部を通過するとともに前記配線基板の面に対してほぼ平行に、前記接続部まで延出させ、
前記第2の半導体チップのオーバーラップする範囲の外側に最頂部が位置し、かつ、
前記第2の半導体チップのオーバーラップする範囲の境界部から前記第1の電極との接続部までの部分が、前記配線基板の面とほぼ平行に延出させ
前記最頂部は、前記ワイヤの前記第2中間点と第3中間点との間に位置するように形成する、半導体装置の製造方法。
(A) mounting a first semiconductor chip having a first electrode on a wiring board having the wiring pattern;
(B) bonding a wire to the wiring pattern so as to electrically connect the wiring pattern and the first electrode, and then bonding to the first electrode;
(C) mounting the second semiconductor chip on the first semiconductor chip so as to overlap the first electrode at an interval;
Including
In the step (b), the wire is
Extending from the bumps arranged on the wiring pattern of the wire to the first intermediate point so as to rise substantially perpendicular to the surface of the wiring board,
Extending from the first intermediate point to the second intermediate point in a direction approaching the first electrode and away from the wiring board,
Extending from the second intermediate point to the third intermediate point in a direction approaching the first electrode,
Extending from the third intermediate point to the fourth intermediate point in a direction approaching the first electrode and approaching the wiring board;
Extending from the fourth intermediate point to the connecting portion, passing through the boundary portion and substantially parallel to the surface of the wiring board,
The topmost part is located outside the overlapping range of the second semiconductor chip, and
The portion from the boundary portion of the overlapping range of the second semiconductor chip to the connection portion with the first electrode extends substantially parallel to the surface of the wiring board ,
The semiconductor device manufacturing method , wherein the topmost portion is formed so as to be positioned between the second intermediate point and the third intermediate point of the wire .
JP2004146942A 2004-05-17 2004-05-17 Semiconductor device and manufacturing method thereof, circuit board, and electronic apparatus Expired - Fee Related JP4544407B2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP2004146942A JP4544407B2 (en) 2004-05-17 2004-05-17 Semiconductor device and manufacturing method thereof, circuit board, and electronic apparatus

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP2004146942A JP4544407B2 (en) 2004-05-17 2004-05-17 Semiconductor device and manufacturing method thereof, circuit board, and electronic apparatus

Publications (2)

Publication Number Publication Date
JP2005328005A JP2005328005A (en) 2005-11-24
JP4544407B2 true JP4544407B2 (en) 2010-09-15

Family

ID=35474083

Family Applications (1)

Application Number Title Priority Date Filing Date
JP2004146942A Expired - Fee Related JP4544407B2 (en) 2004-05-17 2004-05-17 Semiconductor device and manufacturing method thereof, circuit board, and electronic apparatus

Country Status (1)

Country Link
JP (1) JP4544407B2 (en)

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP4823089B2 (en) 2007-01-31 2011-11-24 株式会社東芝 Manufacturing method of stacked semiconductor device

Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2000049279A (en) * 1998-07-30 2000-02-18 Sanyo Electric Co Ltd Semiconductor device
JP2000058743A (en) * 1998-07-31 2000-02-25 Sanyo Electric Co Ltd Semiconductor device
JP2000091355A (en) * 1998-09-10 2000-03-31 Sanyo Electric Co Ltd Manufacture of semiconductor device
JP2002093992A (en) * 2000-09-13 2002-03-29 Seiko Epson Corp Semiconductor device and manufacturing method therefor
JP2003179200A (en) * 2001-12-10 2003-06-27 Shinko Electric Ind Co Ltd Semiconductor device and manufacturing method thereof
JP2003303937A (en) * 2002-04-05 2003-10-24 Nec Electronics Corp Semiconductor device and manufacturing method thereof
JP2005228930A (en) * 2004-02-13 2005-08-25 Toshiba Corp Semiconductor device and its manufacturing method

Patent Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2000049279A (en) * 1998-07-30 2000-02-18 Sanyo Electric Co Ltd Semiconductor device
JP2000058743A (en) * 1998-07-31 2000-02-25 Sanyo Electric Co Ltd Semiconductor device
JP2000091355A (en) * 1998-09-10 2000-03-31 Sanyo Electric Co Ltd Manufacture of semiconductor device
JP2002093992A (en) * 2000-09-13 2002-03-29 Seiko Epson Corp Semiconductor device and manufacturing method therefor
JP2003179200A (en) * 2001-12-10 2003-06-27 Shinko Electric Ind Co Ltd Semiconductor device and manufacturing method thereof
JP2003303937A (en) * 2002-04-05 2003-10-24 Nec Electronics Corp Semiconductor device and manufacturing method thereof
JP2005228930A (en) * 2004-02-13 2005-08-25 Toshiba Corp Semiconductor device and its manufacturing method

Also Published As

Publication number Publication date
JP2005328005A (en) 2005-11-24

Similar Documents

Publication Publication Date Title
JP3865055B2 (en) Manufacturing method of semiconductor device
TWI277187B (en) Semiconductor device and manufacturing method for the same
US8710647B2 (en) Semiconductor device having a first conductive member connecting a chip to a wiring board pad and a second conductive member connecting the wiring board pad to a land on an insulator covering the chip and the wiring board
JP3765952B2 (en) Semiconductor device
JP5529371B2 (en) Semiconductor device and manufacturing method thereof
TWI397988B (en) Semiconductor device and manufacturing method thereof
JP5341337B2 (en) Semiconductor device and manufacturing method thereof
JP2001127246A (en) Semiconductor device
JP2002110898A (en) Semiconductor device
JP2008166439A (en) Semiconductor device and manufacturing method thereof
JP2003179099A (en) Semiconductor device and method of manufacturing the same
KR20010104217A (en) Semiconductor device, method of manufacture thereof, circuit board, and electronic device
TWI527186B (en) Semiconductor package and manufacturing method thereof
US7410827B2 (en) Semiconductor device and method of fabricating the same, circuit board, and electronic instrument
US10115673B1 (en) Embedded substrate package structure
JP2003243605A (en) Semiconductor device and manufacturing method thereof, circuit board and electronic instrument
JP4544407B2 (en) Semiconductor device and manufacturing method thereof, circuit board, and electronic apparatus
JP6486855B2 (en) Semiconductor device and manufacturing method of semiconductor device
US6770511B2 (en) Semiconductor device, and its manufacturing method, circuit substrate, and electronic apparatus
JP3867796B2 (en) Semiconductor device and manufacturing method thereof, circuit board, and electronic apparatus
JP2007173655A (en) Semiconductor device
KR20100099778A (en) Semiconductor package and method of manufacturing the same
JP2008053406A (en) Semiconductor device, and manufacturing method thereof
JP2007150346A (en) Semiconductor device and method of manufacturing same, circuit board, and electronic apparatus
JP2005353704A (en) Multilayered semiconductor device and its manufacturing method

Legal Events

Date Code Title Description
RD04 Notification of resignation of power of attorney

Free format text: JAPANESE INTERMEDIATE CODE: A7424

Effective date: 20060112

A621 Written request for application examination

Free format text: JAPANESE INTERMEDIATE CODE: A621

Effective date: 20070425

A977 Report on retrieval

Free format text: JAPANESE INTERMEDIATE CODE: A971007

Effective date: 20071109

A131 Notification of reasons for refusal

Free format text: JAPANESE INTERMEDIATE CODE: A131

Effective date: 20100324

A521 Request for written amendment filed

Free format text: JAPANESE INTERMEDIATE CODE: A523

Effective date: 20100521

TRDD Decision of grant or rejection written
A01 Written decision to grant a patent or to grant a registration (utility model)

Free format text: JAPANESE INTERMEDIATE CODE: A01

Effective date: 20100609

A01 Written decision to grant a patent or to grant a registration (utility model)

Free format text: JAPANESE INTERMEDIATE CODE: A01

FPAY Renewal fee payment (event date is renewal date of database)

Free format text: PAYMENT UNTIL: 20130709

Year of fee payment: 3

R150 Certificate of patent or registration of utility model

Free format text: JAPANESE INTERMEDIATE CODE: R150

A61 First payment of annual fees (during grant procedure)

Free format text: JAPANESE INTERMEDIATE CODE: A61

Effective date: 20100622

S531 Written request for registration of change of domicile

Free format text: JAPANESE INTERMEDIATE CODE: R313531

R350 Written notification of registration of transfer

Free format text: JAPANESE INTERMEDIATE CODE: R350

LAPS Cancellation because of no payment of annual fees