JP4405562B2 - プリント配線板および電子機器 - Google Patents
プリント配線板および電子機器 Download PDFInfo
- Publication number
- JP4405562B2 JP4405562B2 JP2008070050A JP2008070050A JP4405562B2 JP 4405562 B2 JP4405562 B2 JP 4405562B2 JP 2008070050 A JP2008070050 A JP 2008070050A JP 2008070050 A JP2008070050 A JP 2008070050A JP 4405562 B2 JP4405562 B2 JP 4405562B2
- Authority
- JP
- Japan
- Prior art keywords
- mounting surface
- component mounting
- electrode pads
- printed wiring
- wiring board
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
Images
Classifications
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/11—Printed elements for providing electric connections to or between printed circuits
- H05K1/111—Pads for surface mounting, e.g. lay-out
- H05K1/112—Pads for surface mounting, e.g. lay-out directly combined with via connections
- H05K1/114—Pad being close to via, but not surrounding the via
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48227—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/0271—Arrangements for reducing stress or warp in rigid printed circuit boards, e.g. caused by loads, vibrations or differences in thermal expansion
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/09—Shape and layout
- H05K2201/09209—Shape and layout details of conductors
- H05K2201/09372—Pads and lands
- H05K2201/09418—Special orientation of pads, lands or terminals of component, e.g. radial or polygonal orientation
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/10—Details of components or other objects attached to or integrated in a printed circuit board
- H05K2201/10613—Details of electrical connections of non-printed components, e.g. special leads
- H05K2201/10621—Components characterised by their electrical contacts
- H05K2201/10734—Ball grid array [BGA]; Bump grid array
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/40—Forming printed elements for providing electric connections to or between printed circuits
- H05K3/42—Plated through-holes or plated via connections
- H05K3/429—Plated through-holes specially for multilayer circuits, e.g. having connections to inner circuit layers
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Structures For Mounting Electric Components On Printed Circuit Boards (AREA)
- Electric Connection Of Electric Components To Printed Circuits (AREA)
- Production Of Multi-Layered Print Wiring Board (AREA)
Description
図1に示すように、本発明の第1実施形態に係るプリント配線板10は、表層の部品実装面11に、半導体部品の実装領域を形成する半導体部品実装面部11aを有する。この半導体部品実装面部11aには、複数の電極パッド15,15,…と、この電極パッド15,15,…に対応する複数のホール端子17,17,…と、上記電極パッド15,15,…とホール端子17,17,…との間を回路接続する配線パターン(引出線)16,16,…が設けられている。この配線パターン16,16,…は、それぞれ、上記半導体部品実装面部11aに実装された半導体部品の動作時の発熱に伴う、上記半導体部品実装面部11aの板面上の熱膨張による弾性変形方向(熱膨張方向)に対して交叉する方向に配線されている。この弾性変形方向(熱膨張方向)を図に矢印Pで示している。
Claims (5)
- 半導体部品を実装する四辺形状の部品実装面に設けられた複数の電極パッドと、
前記電極パッドに対応して前記部品実装面に設けられた複数のホール端子と、
前記電極パッドと該電極パッドに対応する前記ホール端子との間を回路接続する複数の配線パターンとを具備し、
前記配線パターンは、前記部品実装面上の中心部位と各辺の中間部位とを結ぶ線を境に区分した領域毎に、前記部品実装面上の中心部から角部に至る方向に対して交叉する方向に配線されていることを特徴とするプリント配線板。 - 半導体部品を実装する四辺形状の部品実装面に設けられた複数の電極パッドと、
前記電極パッドに対応して前記部品実装面に設けられた複数のホール端子と、
前記電極パッドと該電極パッドに対応する前記ホール端子との間を回路接続する複数の配線パターンとを具備し、
前記配線パターンは、前記部品実装面上の中心部位と各辺の中間部位とを結ぶ線を境に区分した領域毎に、前記部品実装面上の中心部から角部に至る方向に対して直交する方向に配線されていることを特徴とするプリント配線板。 - 前記配線パターンは、前記部品実装面上の前記半導体部品が有する半導体チップの実装位置を基点とした熱膨張による弾性変形方向に対して、交叉する方向に配線されていることを特徴とする請求項1または2に記載のプリント配線板。
- 前記配線パターンは、行列方向に一定の間隔で配列されていることを特徴とする請求項1または2に記載のプリント配線板。
- 半導体パッケージを実装した回路板と、
前記回路板を収容した筐体とを具備し、
前記回路板は、
前記半導体パッケージを実装する四辺形状の実装面に設けられた複数の電極パッドと、
前記電極パッドに対応して前記実装面に設けられた複数のホール端子と、
前記電極パッドと該電極パッドに対応する前記ホール端子との間を回路接続する複数の配線パターンとを具備し、
前記複数の配線パターンがそれぞれ前記実装面上の中心部位と各辺の中間部位とを結ぶ線を境に区分した領域毎に、前記実装面上の中心部から角部に至る方向に対して交叉する方向に配線されて構成されていることを特徴とする電子機器。
Priority Applications (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2008070050A JP4405562B2 (ja) | 2008-03-18 | 2008-03-18 | プリント配線板および電子機器 |
US12/404,213 US7863525B2 (en) | 2008-03-18 | 2009-03-13 | Printed circuit board and electronic device |
CN200910129627A CN101541143A (zh) | 2008-03-18 | 2009-03-16 | 印刷电路板和电子装置 |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2008070050A JP4405562B2 (ja) | 2008-03-18 | 2008-03-18 | プリント配線板および電子機器 |
Publications (2)
Publication Number | Publication Date |
---|---|
JP2009224712A JP2009224712A (ja) | 2009-10-01 |
JP4405562B2 true JP4405562B2 (ja) | 2010-01-27 |
Family
ID=41124033
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP2008070050A Active JP4405562B2 (ja) | 2008-03-18 | 2008-03-18 | プリント配線板および電子機器 |
Country Status (3)
Country | Link |
---|---|
US (1) | US7863525B2 (ja) |
JP (1) | JP4405562B2 (ja) |
CN (1) | CN101541143A (ja) |
Families Citing this family (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8273994B2 (en) * | 2009-12-28 | 2012-09-25 | Juniper Networks, Inc. | BGA footprint pattern for increasing number of routing channels per PCB layer |
US20130003336A1 (en) * | 2011-06-28 | 2013-01-03 | Delphi Technologies, Inc. | Machine placeable circuit board interposer |
JP5879090B2 (ja) * | 2011-10-20 | 2016-03-08 | 株式会社ケーヒン | プリント配線板 |
WO2013057867A1 (ja) * | 2011-10-21 | 2013-04-25 | パナソニック株式会社 | 半導体装置 |
KR20130071046A (ko) * | 2011-12-20 | 2013-06-28 | 삼성전기주식회사 | Bga 패키지 및 그 제조 방법 |
JP2015053390A (ja) * | 2013-09-06 | 2015-03-19 | 株式会社デンソー | プリント配線板および半導体装置 |
KR102122456B1 (ko) | 2013-12-20 | 2020-06-12 | 삼성전자주식회사 | 실리콘 관통 비아 플러그들을 갖는 반도체 소자 및 이를 포함하는 반도체 패키지 |
CN106559609B (zh) * | 2015-09-29 | 2019-11-29 | 宁波舜宇光电信息有限公司 | 摄像模组及其组装方法 |
US20190259731A1 (en) * | 2016-11-09 | 2019-08-22 | Unisem (M) Berhad | Substrate based fan-out wafer level packaging |
US20200083155A1 (en) * | 2018-09-11 | 2020-03-12 | Intel Corporation | Electrical routing component layout for crosstalk reduction |
US12114429B2 (en) * | 2019-10-31 | 2024-10-08 | Autonetworks Technologies, Ltd. | Flexible printed circuit board including terminal, wiring module, and power storage module |
JP2021170570A (ja) | 2020-04-14 | 2021-10-28 | キオクシア株式会社 | 半導体記憶装置 |
JP7438905B2 (ja) | 2020-09-17 | 2024-02-27 | 株式会社東芝 | ディスク装置 |
WO2022226873A1 (zh) * | 2021-04-29 | 2022-11-03 | 华为技术有限公司 | 电路板装配件和电子设备 |
WO2022266786A1 (en) * | 2021-06-21 | 2022-12-29 | Lumentum Operations Llc | Control of solder bond line thickness with squeezed gold bump space |
Family Cites Families (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP3208470B2 (ja) | 1994-05-26 | 2001-09-10 | 株式会社日立製作所 | Bga型半導体装置とそれを実装する基板 |
US5784262A (en) * | 1995-11-06 | 1998-07-21 | Symbios, Inc. | Arrangement of pads and through-holes for semiconductor packages |
JP3607069B2 (ja) | 1998-02-03 | 2005-01-05 | イビデン株式会社 | プリント配線板の製造方法 |
JP2000261110A (ja) | 1999-03-11 | 2000-09-22 | Fuji Xerox Co Ltd | プリント配線基板およびこれを用いた半導体実装装置 |
JP3645136B2 (ja) | 1999-06-22 | 2005-05-11 | 三菱電機株式会社 | 電子回路パッケージ及び実装ボード |
JP2001168511A (ja) | 1999-12-07 | 2001-06-22 | Toshiba Corp | Bga実装方法 |
JP3596864B2 (ja) | 2000-05-25 | 2004-12-02 | シャープ株式会社 | 半導体装置 |
JP2005108993A (ja) | 2003-09-29 | 2005-04-21 | Seiko Epson Corp | フレキシブルプリント基板、実装構造体、実装構造体を搭載した電気光学装置、および電気光学装置を搭載した電子機器 |
JP4625674B2 (ja) | 2004-10-15 | 2011-02-02 | 株式会社東芝 | プリント配線基板及びこの基板を搭載する情報処理装置 |
-
2008
- 2008-03-18 JP JP2008070050A patent/JP4405562B2/ja active Active
-
2009
- 2009-03-13 US US12/404,213 patent/US7863525B2/en not_active Expired - Fee Related
- 2009-03-16 CN CN200910129627A patent/CN101541143A/zh active Pending
Also Published As
Publication number | Publication date |
---|---|
JP2009224712A (ja) | 2009-10-01 |
US7863525B2 (en) | 2011-01-04 |
US20100053921A1 (en) | 2010-03-04 |
CN101541143A (zh) | 2009-09-23 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JP4405562B2 (ja) | プリント配線板および電子機器 | |
US7888185B2 (en) | Semiconductor device assemblies and systems including at least one conductive pathway extending around a side of at least one semiconductor device | |
JP5222509B2 (ja) | 半導体装置 | |
JP5042668B2 (ja) | 積層パッケージ | |
JP5164599B2 (ja) | 半導体パッケージ、半導体パッケージの製造方法、電子システムの製造方法、および、電子システム | |
JP4588027B2 (ja) | スタック式電子アセンブリ | |
JP5127213B2 (ja) | スタック型半導体パッケージ | |
US20150022985A1 (en) | Device-embedded package substrate and semiconductor package including the same | |
JP2003133518A (ja) | 半導体モジュール | |
JP2006203211A (ja) | マルチチップモジュールに架橋層を使用する信号再配信 | |
JP2010177456A (ja) | 半導体デバイス | |
JP2011129894A (ja) | 半導体装置 | |
JP2010130004A (ja) | 集積回路基板及びマルチチップ集積回路素子パッケージ | |
JP2007027287A (ja) | 半導体装置およびその製造方法 | |
KR100813623B1 (ko) | 가요성 필름, 이를 이용한 반도체 패키지 및 제조방법 | |
JP4528246B2 (ja) | マルチチップ集積回路パッケージ | |
JP2006054493A5 (ja) | ||
JP6462318B2 (ja) | 半導体パッケージ | |
JP4658529B2 (ja) | 集積回路モジュールの構造 | |
JP2007005452A (ja) | 半導体装置 | |
JP2010161295A (ja) | プリント基板およびこれを備えた半導体装置 | |
JP2008277691A (ja) | 両面実装回路基板に対する電子部品の実装構造、半導体装置、及び両面実装半導体装置の製造方法 | |
JP2005057271A (ja) | 同一平面上に横配置された機能部及び実装部を具備する半導体チップパッケージ及びその積層モジュール | |
JP2005268575A (ja) | 半導体装置 | |
JP2010165852A (ja) | 積層型半導体装置 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20090630 |
|
A521 | Written amendment |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20090831 |
|
TRDD | Decision of grant or rejection written | ||
A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 Effective date: 20091006 |
|
A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 |
|
A61 | First payment of annual fees (during grant procedure) |
Free format text: JAPANESE INTERMEDIATE CODE: A61 Effective date: 20091104 |
|
FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20121113 Year of fee payment: 3 |
|
R151 | Written notification of patent or utility model registration |
Ref document number: 4405562 Country of ref document: JP Free format text: JAPANESE INTERMEDIATE CODE: R151 |
|
FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20121113 Year of fee payment: 3 |
|
FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20131113 Year of fee payment: 4 |
|
S111 | Request for change of ownership or part of ownership |
Free format text: JAPANESE INTERMEDIATE CODE: R313117 Free format text: JAPANESE INTERMEDIATE CODE: R313121 |
|
R350 | Written notification of registration of transfer |
Free format text: JAPANESE INTERMEDIATE CODE: R350 |