Study on the Effect Mechanism of the Bipolar Junction Transistor Caused by ESD
Abstract
Recommendations
Controlling the ON-resistance in SOI LDMOS using parasitic bipolar junction transistor
We present a new parasitic bipolar junction transistor (BJT) enhanced silicon on insulator (SOI) laterally double diffused metal oxide semiconductor (LDMOS), called BJT enhanced LDMOS (BE-LDMOS). The proposed device utilizes the parasitic BJT present in ...
Modeling of high voltage devices for ESD event simulation in SPICE
An ESD (electro-static-discharge) compact modeling methodology using a macro-modeling approach is introduced in this work for high voltage Lateral Double-diffused MOS (LDMOS) devices and new high-voltage protection clamps. The distinct characteristics ...
Reducing Transistor Variability for High Performance Low Power Chips
CMOS integrated-circuit supply-voltage reduction has plateaued in recent years as increased transistor variability has limited transistor-threshold voltage scaling. The deeply depleted channel transistor, implemented on bulk CMOS, provides a low-cost ...
Comments
Please enable JavaScript to view thecomments powered by Disqus.Information & Contributors
Information
Published In
Publisher
IEEE Computer Society
United States
Publication History
Author Tags
Qualifiers
- Article
Contributors
Other Metrics
Bibliometrics & Citations
Bibliometrics
Article Metrics
- 0Total Citations
- 0Total Downloads
- Downloads (Last 12 months)0
- Downloads (Last 6 weeks)0
Other Metrics
Citations
View Options
View options
Login options
Check if you have access through your login credentials or your institution to get full access on this article.
Sign in