A ΔΣ DPLL with 1b TDC, 4b DTC and 8-tap FIR filter for low-voltage clock generation/modulation systems | IEEE Conference Publication | IEEE Xplore
Nothing Special   »   [go: up one dir, main page]