A 3.5 to 4.7-GHz Fractional-N ADPLL With a Low-Power Time-Interleaved GRO-TDC of 6.2-ps Resolution in 65-nm CMOS Process | IEEE Journals & Magazine | IEEE Xplore
Nothing Special   »   [go: up one dir, main page]