A 1.6-to-3.0-GHz Fractional-N MDLL with a Digital-to-Time Converter Range-Reduction Technique Achieving 397fs Jitter at 2.5-mW Power | IEEE Conference Publication | IEEE Xplore
Nothing Special   »   [go: up one dir, main page]