Abstract
The design of active delay circuits and variable delay elements is being investigated over the years as they are popular inside the integrated circuit chip, for example in on-chip clock distribution. The function of these kinds of circuit is to transfer the input signal at the output with an added amount of timing delay. For clock signals, it is important to achieve equal rise/fall time in order to support correct level-triggered-based on-chip sequential operation. However, most of the variable delay elements are unable to impart the matching of output rise/fall time. Therefore, in this article, we have unearthed a delay circuit which is expected to generate nearly equal rise/fall time at the output having a unique setup of delivering variable delay. A small-signal model for this proposed circuit is presented to note the related parameters for achieving the near-symmetric output rise/fall time. The circuit has been simulated in Cadence Virtuoso\(^{\textregistered }\) for 90 nm Process Design Kit with an input signal of 1 GHz at 1.1 V power supply \((V_{\mathrm{dd}})\). The simulation results assure that the expected functionality of our proposed variable delay architecture is sustained under different corner variations.
Similar content being viewed by others
Data Availability
Raw data were generated at Integrated Circuit & System Lab, NIT Arunachal Pradesh. Derived data supporting the findings of this study are available from the corresponding author [Dr. Alak Majumder majumder.alak@gmail.com] on request.
References
90nm CMOS (2020). https://www.eit.lth.se/cadsys/umc90B15.html [Online]
P. Andreani, F. Bigongiari, R. Roncella, R. Saletti, P. Terreni, A digitally controlled shunt capacitor cmos delay line. Analog Integr. Circuits Signal Process. 18(1), 89–96 (1999)
J. Cortadella, S.S. Sapatnekar, Static timing analysis. Electronic Design Automation for IC Implementation, Circuit Design, and Process Technology: Circuit Design, and Process Technology, p. 133 (2016)
I.M. Design, Essential layout techniques christopher saint. Judy Saint McGraw-Hill (2002)
A.K. Dwivedi, M. Guduri, R. Mehra, A. Islam. A monotonic digitally controlled delay element-based programmable trigger pulse generator, in Proceedings of the Second International Conference on Computer and Communication Technologies (Springer, 2016), pp. 365–374
R.L. Geiger, P.E. Allen, N.R. Strader, Vlsi design techniques for analog and digital circuits (1990)
O. Hassan, Formal timing analysis of digital circuits. PhD thesis, Department of Electrical Engineering A thesis submitted in partial ... (2018)
A. Homayoun, B. Razavi, Relation between delay line phase noise and ring oscillator phase noise. IEEE J. Solid-State Circuits 49(2), 384–391 (2013)
M.G. Johnson, E.L. Hudson, A variable delay line pll for cpu-coprocessor synchronization. IEEE J. Solid-State Circuits 23(5), 1218–1223 (1988)
S.M. Kang, Y. Leblebici, CMOS digital integrated circuits. Tata McGraw-Hill Education (2003)
L.S. Kim, R.W. Dutton, Metastability of cmos latch/flip-flop. IEEE J. Solid-State Circuits 25(4), 942–951 (1990)
S.B. Kobenge, H. Yang, A power efficient digitally programmable delay element for low power vlsi applications. in 2009 1st Asia Symposium on Quality Electronic Design (IEEE, 2009), pp. 83–87
N.R. Mahapatra, A. Tareen, S.V. Garimella, Comparison and analysis of delay elements. in The 2002 45th Midwest Symposium on Circuits and Systems, 2002. MWSCAS-2002 (IEEE, 2002), vol. 2, pp. II–II
P. Martin-Gonthier, E. Havard, P. Magnan, Custom transistor layout design techniques for random telegraph signal noise reduction in cmos image sensors. Electron. Lett. 46(19), 1323–1324 (2010)
M. Maymandi-Nejad, M. Sachdev, A digitally programmable delay element: design and analysis. IEEE Trans. Very Large Scale Integr. (VLSI) Syst. 11(5), 871–878 (2003)
M. Maymandi-Nejad, M. Sachdev, A monotonic digitally controlled delay element. IEEE J. Solid-State Circuits 40(11), 2212–2219 (2005)
R. Millar, T. King, Students’ understanding of voltage in simple series electric circuits. Int. J. Sci. Educ. 15(3), 339–349 (1993)
A.J. Mondal, A. Majumder, B.K. Bhattacharyya, P. Chakraborty, A process aware delay circuit with reduce impact of input switching at ghz frequencies. IEEE VLSI Circuits Syst. Lett. 3(2), 06–12 (2017)
G. Moyer, M. Clements, W. Liu, Precise delay generation using the vernier technique. Electron. Lett. 32(18), 1658–1659 (1996)
K. Nose, S.I. Chae, T. Sakurai. Voltage dependent gate capacitance and its impact in estimating power and delay of cmos digital circuits with low supply voltage, in Proceedings of the 2000 International Symposium on Low Power Electronics and Design pp. 228–230 (2000)
R.C. Quantus (2020), https://www.cadence.com/en_US/home/tools/digital-design-and-signoff/silicon-signoff/quantus-extraction-solution.html [Online]
A. Sadhu, P. Bhattacharjee, S. Koley, Performance estimation of vlsi design. J. VLSI Des. Tools Technol. 4(2), 59–66 (2014)
M. Sanaullah, M.H. Chowdhury. Analysis of rlc interconnect delay modelusing second order approximation. in 2014 IEEE International Symposium on Circuits and Systems (ISCAS) (IEEE, 2014), pp. 2756–2759
M. Sanaullah, M.H. Chowdhury. A new real pole delay model for rlc interconnect using second order approximation. in 2014 IEEE 57th International Midwest Symposium on Circuits and Systems (MWSCAS) (IEEE, 2014), pp. 238–241
M. Sasaki, N.N.M. Khanh, K. Asada. A circuit for on-chip skew adjustment with jitter and setup time measurement. in 2010 IEEE Asian Solid-State Circuits Conference (IEEE, 2010), pp. 1–4
S. Tewksbury, 4.3 application-specific integrated circuits. Electronics, Power Electronics, Optoelectronics, Microwaves, Electromagnetics, and Radar (2018)
M.S. Ullah, M.H. Chowdhury, Analytical models of high-speed rlc interconnect delay for complex and real poles. IEEE Trans. Very Large Scale Integr. (VLSI) Syst. 25(6), 1831–1841 (2017)
Q. Xiang, Cmos with strained silicon channel nmos and silicon germanium channel pmos. US Patent 6,600,170 (2003)
Acknowledgements
We cordially like to thank Dr. Abir J. Mondal (Department of Electronics & Communication Engineering, NIT Arunachal Pradesh) and Dr. Debjit Dutta (Department of Basic & Applied Science, NIT Arunachal Pradesh) for sharing their technical insights. Also, it is our immense pleasure to thank Mr. Supriyo Srimani (School of VLSI, IIEST Shibpur) for helping us in the content writing.
Author information
Authors and Affiliations
Corresponding author
Ethics declarations
Conflict of interest
The authors declare that they have no conflict of interest.
Additional information
Publisher's Note
Springer Nature remains neutral with regard to jurisdictional claims in published maps and institutional affiliations.
This work was supported by MEITy (Grant No. 9(1)/2014-MDD), Govt. of India under Visvesvaraya PhD Scheme & SMDP-C2SD project.
Rights and permissions
About this article
Cite this article
Bhattacharjee, P., Bhattacharyya, B.K. & Majumder, A. A Vector-Controlled Variable Delay Circuit to Develop Near-Symmetric Output Rise/Fall Time. Circuits Syst Signal Process 40, 1569–1588 (2021). https://doi.org/10.1007/s00034-020-01546-z
Received:
Revised:
Accepted:
Published:
Issue Date:
DOI: https://doi.org/10.1007/s00034-020-01546-z