# Buck–Boost-Type Unity Power Factor Rectifier with Extended Voltage Conversion Ratio

G. Ravindra Naik, D. Bhavani, T. Harikrishna Prasad

Abstract—A buck-boost-type unity power factor rectifier is proposed in this paper. The main advantage of the proposed rectifier over the conventional buck-boost type is that it can perform input power factor correction (PFC) over a wider voltage conversion range. With a single switch, a fast well-regulated output voltage is achieved with a zero-current switch at turn-on. Moreover, the switch voltage stress is independent of converter load variation. The proposed converter is well suited for universal offline PFC applications for a low power range (< 150 W). The feasibility of the converter is confirmed with results obtained from a computer simulation and from an experimental prototype.

Index Terms—Low harmonic rectifier, power factor correction (PFC), single-stage single-switch rectifier, unity power factor (UPF).

## I. INTRODUCTION

MANY single-stage power factor correction (PFC) topologies have been recently proposed as a cost-effective approach for achieving both the function of high PFC and fast output voltage regulation by using one (or one set of synchronized) active switch(es) under a single control loop. Unfortunately, unlike the two-stage approach, single-stage converters have relatively high-voltage stress suffered by their switching components due to unregulated dc voltage on the intermediate energy storage capacitor, which generally depends on both the line and load characteristics [1]–[3]. This condition will limit the single-stage approach, particularly when it requires an operation with a universal input voltage since the storage capacitor voltage would easily rise beyond 450 V. Therefore, a bulky capacitor and high-voltage-rating semiconductors have to be used; this increases both the size and cost, and will result in lower efficiency as well as reduced holdup time.

In an effort to reduce the dc voltage on the energy storage ca- pacitor, a number of techniques have been introduced [4]–[29]. However, most of the proposed techniques usually comprise a boost converter for PFC, followed by a dc–dc converter for output voltage regulation. Hence, for low-output-voltage applications, a high step-down transformer topology would be needed for the output dc–dc stage even when galvanic isolation is not required.

On the other hand, conventional single-switch buck–boost topologies, including the plain buck–boost, flyback, SEPIC, and Cuk converters [30], [31], have the potential of both PFC and step-down conversion capability.

Manuscript received on February, 2013.

- G. Ravindra Naik, Department of EEE, CMRCET, Hyderabad
- D. Bhavani, Department of EEE, CMRCET, Hyderabad
- T. Harikrishna Prasad, Department of EEE, CMRCET, Hyderabad

increase component stresses, compared to the boost converter  $\begin{array}{c|c}
D_x & D_y & L_2 \\
\hline
D_L & U_C & C \\
\hline
U_1 & U_C & U_C & C \\
\hline
U_1 & U_C & U_C & C \\
\hline
U_1 & U_C & U_C & C \\
\hline
U_1 & U_C & U_C & C \\
\hline
U_1 & U_C & U_C & U_C & C \\
\hline
U_1 & U_C &$ 



The motivation and main objective of this paper have been established from the result of previous literature research on single-stage single-switch PFC transformerless topologies suit- able for universal input voltage operation and low output dc voltage applications. We approach this task by cascading a front-end buck-boost converter with an output buck converter, as shown in Fig. 1. The buck-boost converter is selected due to its capability of providing a step-down voltage conversion and a high power factor when it is operating in the discontinuous conduction mode (DCM). On the other hand, the buck converter is selected due to its step-down capability. Hence, a high step- down ratio is achieved. In addition, the related characteristics of the proposed converter in Fig. 1 also include the absence of inrush current problem and the ability to protect against over load current.

It should be mentioned here that the proposed converter in Fig. 1 is a modified version of its dc–dc version presented in [33], by adding an additional diode  $D_L$  in series with  $L_1$ . Moreover, the operation of the buck output cell in Fig. 1, in either the continuous conduction mode (CCM) or DCM, has no effect on the quality of the input current. However, it is found that operating the buck cell in the DCM gives several desirable advantages. These advantages include the following:

- 1) zero-current switch turn-on;
- reduction of the reverse recovery problem of the fast diodes in the circuit;
- 3) low-voltage stress on both the energy stored capacitor C and the active switch  $S_1$ , and independent of the output load current;
- 4) well and fast regulation of the output voltage

The aforementioned advantages are obtained at the

expense of drawing higher peak currents by the converter. By using a high speed and a higher current density switch,

Blue Eyes Intelligence Engineering

Published By:

& Sciences Publication



However, they incur penalties of reduced efficiencies and

## Buck-Boost-Type Unity Power Factor Rectifier With Extended Voltage Conversion Ratio

the peak cur- rents and their impact become less significant when compared to the gained advantages. Furthermore, the converter efficiency can be improved if buck cell inductor  $L_2$  is operated in the boundary conduction mode (BCM) since the peak currents in the converter will be relatively reduced. This will also reduce the ac core losses as well as the current ripple in output capacitor  $C_o$ .

Section II presents the principle of operation of the proposed converter along with the important circuit equations. A low-frequency averaged model of the proposed converter and the steady-state characteristics is presented in Section III. In Section IV, the design considerations of the proposed converter will be given. Simulation and experimental results are presented in Section V to verify the validity of the proposed concept. Finally, a conclusion will be given in Section VI.

# II. CONVE RTE R OP E RAT I O N PR I N CI P L E

The proposed converter shown in Fig. 1 is analyzed with six assumptions in this section.

- 1) Input voltage  $v_{ac}$  is considered to be an ideal rectified sine wave, i.e.,  $v_i = V_m / \sin(\omega_L t)/$ , where  $V_m$  is the peak amplitude and  $\omega_L$  is the line angular frequency.
- 2) All components are ideal; thus, the efficiency is 100%.
- 3) Switching frequency  $f_s$  is much higher than ac line frequency  $f_L$ , so that the input voltage can be considered constant during one switching period  $T_s$ .
- 4) Capacitor *C* is big enough such that voltage  $V_C$  can be considered constant during  $T_s$ . Furthermore, output voltage  $V_o$  is pure dc without twice the line frequency ripple.
- 5) Both inductors  $L_1$  and  $L_2$  operate in the DCM. Furthermore, the current in inductor  $L_1(i_{L1})$  reaches zero level prior to the current in  $L_2(i_{L2})$ .
- 6) The phase shift of the input line current introduced by the input filter is minimal and can be neglected.

With these assumptions, the circuit operation over one switching period  $T_s$  can be described in three operating stages, as shown in Fig. 2.



Fig. 2. Operating stages of the proposed converter. (a) Stage 1. (b) Stage 2. (c) Stage 3.

Stage 1 [t0, t1]: Prior to this interval, the currents through L1 and L2 are at ground level. When switch S1 is turned on at t = 0, diode Dy becomes forward biased, and

currents iL1 and iL2 begin to linearly increase. This interval ends when switch S1 is turned off, initiating the next stage.

Stage 2 [t1, t2]: When the switch is turned off, diode Dy becomes reverse biased. Thus, current iL1 linearly decreases through diode Dx, whereas current iL2 linearly decreases at a rate proportional to output voltage Vo through the freewheeling diode DF. This stage ends when current iL1 reaches the ground level. Diode DL prevents current iL1 from becoming negative.

Stage 3 [t2, t3]: In this stage, current iL2 continues to decrease through the freewheeling diode DF until it becomes zero. The converter stays in this stage until the switch is turned on again. To improve the overall efficiency, it is preferred to turn on the switch at t = t3, which will reduce the current stresses through the semiconductor devices.

The characteristic ideal circuit waveforms during one switch- ing period are shown in Fig. 3





#### **III. T HEORETIAL ANALYSIS**

#### A. Conditions for DCM

The normalized switch-off time defined by D2 and D3 can be found in terms of switch duty cycle D1 by applying voltage second to both  $L_1$  and  $L_2$ , respectively, which gives

$$D_2 = D_1 \frac{v_i}{V_C} \tag{1}$$
$$D_2 + D_3 = \left(\frac{V_C - V_o}{V_c}\right) D_1. \tag{2}$$

To maintain a sinusoidal input current,  $L_1$  must operate in DCM over the entire ac line cycle. For inductor  $L_1$ to operate in DCM, the following condition must be held:

$$D_2 \le 1 - D_1.$$
 (3)

The condition for inductor  $L_2$  to be in DCM is satisfied if  $D_2 + D_3 \le 1 - D_1$ . (4)

Simplifying (3) and (4) by using (1) and (2) gives the following results:

$$\frac{v_i}{V_o} \le \frac{1 - D_1}{D_1^2} \tag{5}$$
$$D_1 \le \frac{V_o}{V_C}. \tag{6}$$

Note that, from (5), the condition for L1 to be in DCM can be always satisfied over the entire ac line period, while the worst case must be satisfied when vi= Vm. Moreover, the assumption is that the current in L reaches zero level after the current in L1 is also satisfied since  $D_1 + D_2 \le D_1 + D_2 + D_3$ 

Operating L<sub>2</sub> in BCM requires the sum of the normalized subintervals length to be unity, i.e.,  $D_1+D_2+D_3=1$ ; hence,the inequality in (6) will be modified to  $V_0=D_1$  Vc .It is important for L<sub>2</sub> to be in BCM in order to reduce the current

stress on the semiconductor devices, leading to better overall efficiency improvement.

### **B.** DC Capacitor Voltage

The dc capacitor voltage Vc determines the voltage stress across switch S1 and diodes  $D_x$  and Dy. Therefore, it is an important design factor. Voltage Vc can be found by applying charge balance on C in a half-line cycle T/2. The average capacitor current over TL/2 is

$$\langle i_C(t) \rangle_{T_L/2} = \frac{2}{T_L} \int_{0}^{T_L/2} \langle i_C(t) \rangle_{T_s} dt.$$
 (7)

The averaged value of the capacitor current over one switching period Ts, i.e., ic(t)Ts, can be found from Fig. 3 as

$$\langle i_C(t) \rangle_{T_s} = \frac{1}{2} [D_2 i_{L1pk}(t) - D_1 I_{L2pk}].$$
 (8)

Equation (7) must be equal to zero at steady state. Substituting(8) into (7) and solving for Vc give

$$V_C = \frac{V_o}{2} \left[ \sqrt{1 + \frac{2L_2}{L_1 M^2}} + 1 \right]$$
(9)



Fig. 4. Capacitor voltage VC as a function of ac line voltage Vac (Vo=24V), and L1 and L2 are in DCM).

where  $M = V_o/V_m$  is the voltage conversion ratio. Thus, for a given value of M, capacitor voltage  $V_C$  is independent of load current variation, and it is a function of inductance ratio  $L_1/L_2$ . This effect was first reported in [4]. Since then, several studies about this effect have been reported in the literature [6], [7], [19], and [24].

Fig. 4 shows the variation in capacitor voltage  $V_C$  as a func- tion of line voltage  $v_{ac}$ , with the ratio  $L_1 / L_2$  as a parameter. It is clear from Fig. 4 that higher values of inductance ratio  $L_1/L_2$  tend to reduce the voltage stress on capacitor C and, hence, on power switch  $S_1$ . This is true since the capacitor charging and discharging currents are inversely proportional to  $L_1$  and  $L_2$ , respectively. Moreover, from Fig. 4, when  $L_1/L_2 = 2.6$ , volt- age  $V_C$ is about 69 V at low-line input voltage and about 177 V at high-line input voltage. Therefore, a 600-V power metaloxide-semiconductor field-effect transistor switch suffices. However, increasing the value of  $L_1$  / $L_2$ beyond a certain value will force  $L_1$ to leave the DCM region, which will degrade the quality of the input line current. Thus, there is an upper bound limit for ratio  $L_1 / L_2$ , which can be found from (5), (6), and (9) as

$$\frac{L_1}{L_2} \le \frac{1}{2M}.\tag{10}$$

From (10), the upper bound limit of  $L_1/L_2$  is determined by the output voltage and low-line ac voltage For the sake of comparison, when L<sub>2</sub> operates in CCM, then Vc depends on both line voltage v<sub>ac</sub> and load power Pout, and is given by

(11)

$$V_C = \frac{V_m}{2} \sqrt{\frac{R_L}{f_s L_1}}.$$



Published By: Blue Eyes Intelligence Engineering & Sciences Publication A plot of (11) for two different output power levels is shown in Fig. 5. Nevertheless, the voltage stress on capacitor C is still below 450 V for load variation from full load to one third of full load.



Fig. 5. Capacitor voltage VC as a function of ac line voltage v=24V,fs =50kHz,L1=66µH, and L1 in DCM and L2 in CCM).



Fig. 6. Variation of duty cycle VC as a function of ac line voltage v=24V,fs =50kHz,L1=66µH, and L1 in DCM and L2 in CCM).

Furthermore, when L<sub>2</sub> in BCM, then duty cycle D can be obtained from (6) and (9) as

$$D_1 = \frac{V_o}{V_C} = \frac{L_1 M^2}{L_2} \left[ \sqrt{1 + \frac{2L_2}{L_1 M^2}} - 1 \right].$$
(12)

Equation (12) shows that  $D_1$  is independent of load current variation, yet it must be kept constant for a given value of M. This implies that the switching frequency must vary in order to compensate for load current variation. Fig. 6 shows the variation of duty cycle Das a function of ac line voltage for different values of inductance ratio  $L_1/L_2$ 

#### C. Voltage Conversion Ratio M

The voltage conversion ratio  $M = V_0/V_m$  in terms of circuit parameters can be found by applying the input–output power balance principle to the circuit in Fig. 1. The average input power during one half-cycle of the line voltage is

$$\langle p_{\rm in}(t) \rangle_{T_L/2} = \frac{2}{T_L} \int_{0}^{T_L/2} v_i \langle i_{\rm in}(t) \rangle_{T_s} dt.$$
 (13)

From Fig. 3, the average input line current over one switching period i  $in(t)T_s$  is

$$\langle i_{in} \rangle_{T_s} = \frac{1}{2} D_1 i_{L1pk}(t) = \frac{v_i}{R_e}$$
 (14)

where  $R_{\mbox{\scriptsize e}}$  is the emulated input resistance of the converter, and it is equal to

$$R_e = \frac{2L_1}{D_1^2 T_s}.$$
 (15)

For a given operating point  $(M, R_L)$ , the emulated input resistance in (15) is constant if both  $D_1$  and  $T_s$  are kept constant. Thus, the converter presents a linear resistive load to the ac power main, which is the perfect condition for unity power factor (UPF) operation. Evaluating (13) and applying the power balance between the input–output ports, the desired voltage conversion ratio M is

$$M = \sqrt{\frac{\eta}{2K}} D_1 \tag{16}$$

Where  $\eta$  is the converter efficiency, and the dimensionless parameter *K* is defined by

$$K = \frac{2L_1}{R_L T_s}.$$
(17)

# D. Inductances $L_1$ and $L_2$

The critical value of K(K<sub>crit</sub>) required for L to be in DCM is found by rearranging (5) and (16), which gives

$$K_{\rm crit} = \frac{1}{2} \left( \frac{1 - D_1}{D_1} \right)^2.$$
 (18)

For values of  $K \le K_{crit}$ , then  $L_1$  is operating in DCM; otherwise,  $L_1$  will enter the CCM region. Note that the proposed converter has a wider range of voltage conversion ratio when it is compared to the conventional buck-boost converter, which has  $K_{crit} = (1 - D_1)^2 / 2$ .

The critical value of  $L_1$  ( $L_{1,crit}$ ) required for DCM operation occurs at maximum output power  $R_{L,min}$  and at the peak of the low-line voltage  $V_{m,min}$ . Using (16)–(18) gives  $L_{1,crit}$  as

$$L_{1,\text{crit}} = \frac{R_{L,\min} T_{s,\max}}{16} \left[ -1 + \sqrt{1 + \frac{4V_{m,\min}}{V_o}} \right]^2.$$
(19)

For values of  $L_1 > L_{1,crit}$ , the converter enters the CCM region, where (16) is no longer valid. In CCM, there are only two operating stages per switching cycle, i.e., Fig. 2(a) and (b). The voltage conversion ratio in CCM can be expressed



Fig. 7. Voltage conversion ratio M as a function of duty cycle D for several values of K.

Published By: Blue Eyes Intelligence Engineering & Sciences Publication



by  $M = 2D^2 / [\pi(1 - D_1)]$ , which can be derived by equating the average capacitor current during a half-cycle to zero and applying the power balance between the input-output ports. However, operating  $L_1$  in the CCM region results in a more distorted input line current and a lower input power factor than in the DCM region. The best choice for the value of  $L_1$  is to be close to  $L_{1,crit}$  since this will reduce the ripple value of input current  $i_{in}$ . The DCM characteristic is plotted in Fig. 7 for several values of K. Note that the CCM/DCM boundary line in Fig. 7 is valid for  $\omega t = \pi/2$ , i.e., when  $v_i = V_m$ , which gives the minimum required value of  $K_{crit}$ .

Similarly, the condition for inductor L to operate in DCM occurs when the average output current  $_i2/2$ ,Fig. 1. Thus, the minimum value of (LL22,crit) can be found as

$$L_{2,\text{crit}} = \frac{R_{L,\min} T_{s,\max}}{2} \times \left[ 1 - \frac{V_o}{2V_{m,\min}} \left( -1 + \sqrt{1 + \frac{4V_{m,\min}}{V_o}} \right) \right]. \quad (20)$$

For L2to operate in BCM, then the value of L must be equal to  $L_{2,crit}$ 

# E. Averaged Circuit Model

The averaged model for the converter of Fig. 1 when both inductors  $L_1$  and  $L_2$  are in DCM is derived here based on averaging various waveforms over one switching cycle  $T_s$ . The averaged diode  $D_x$  and  $D_y$  currents are given by

$$\langle i_{\mathrm{Dx}} \rangle_{T_s} = \frac{v_i^2}{v_C R_e} = \frac{\langle p_{\mathrm{ac}}(t) \rangle_{T_s}}{v_C}$$
 (21)

$$\langle i_{\rm Dy} \rangle_{T_s} = \frac{V_o^2}{\eta R_L v_C} = \frac{\langle p_{\rm dc}(t) \rangle_{T_s}}{\eta v_C}$$
 (22)

and the average voltage across output diode D is equal to



Fig. 8. Averaged circuit model in DCM (Both L1 and L2 are in DCM.).

where  $G_0$  is given by

$$G_0 = \frac{\eta L_1 R_L}{2L_2 R_e} \left[ \sqrt{1 + \frac{4L_2 R_e}{\eta L_1 R_L}} - 1 \right].$$
 (24)

By using (14) and (21)–(23), a complete averaged model for the proposed PFC can be obtained, as shown in Fig. 8, which is based on the "Loss-Free-Resistor" concept presented in [30] and [32]. Note that if this model is implemented by PSPICE, then a large resistor must be inserted across capacitor C to avoid floating problems. Moreover, the power sources elements in Fig. 8 can be modeled in PSPICE as a "voltage-controlled current source." Moreover, the model is also valid when L operates in CCM, provided that coefficient G is replaced by duty cycle D

The averaged model is helpful in finding the exact steadystate low-frequency ripple waveforms as well as the open-loopsystem transient response. From Fig. 8, capacitor current icanbe written as Eliminating the intermediate steps, the exact expression for the capacitor voltage is obtained as

$$w_C(t) = \left[ -(B_0 + B_1)e^{-yt} + B_0 + B_1\cos(2\omega_L t) + B_2\sin(2\omega_L t) \right]^{1/2}$$
(26)

where

$$y = \frac{2G_0^2}{\eta R_L C} \qquad B_0 = \frac{P_{dc}R_L}{\eta G_0^2}$$
$$B_1 = \frac{-B_0}{1 + \left(\frac{\omega_L R_L C}{G_0^2}\right)^2} \qquad B_2 = \frac{\omega_L R_L C}{G_0^2} B_1.$$

The peak–peak low-frequency voltage ripple on capacitor C can be evaluated from (26) as

$$\Delta v_{C,p-p} = \sqrt{B_0 - B_2} - \sqrt{B_0 + B_2}.$$
 (27)

The time-variant expression for output voltage v(t) and the peak–peak low-frequency output voltage ripple can be simply obtained by multiplying both (26) and (27) by coefficient G The maximum peak voltage ripple of v occurs at low-line voltage and at maximum power throughput. Theoretical tran sient waveforms are plotted in Fig. 9 for the following values:  $v_i = 90 V_{\rm rms}$  at 50 Hz,  $P_o = 150$  W,  $V_o = 24$  V,  $L_1/L_2 = 2.6$ , and C = 1.5 mF.



Fig. 9. Turn-on transient waveforms.

TABLE I SEMICONDUCTOR VOLTAGE STRESS

| $S_1$                          | D <sub>x</sub> | Dy | $D_{\rm F}$ |
|--------------------------------|----------------|----|-------------|
| V <sub>m</sub> +V <sub>C</sub> | $V_m + V_C$    | Vm | Vc          |

#### **IV. SIMULATION AND EXPERIMENTAL RESULTS**

The converter of Fig. 1 is simulated using PSPICE for the following input and output data specifications: at 50 Hz;

- output voltage: 20 V  $\pm$  2%;
- maximum load power: 50 W;
- minimum switching frequency: 60 kHz.

Blue Eyes Intelligence Engineering

• input voltage: 110 Vrms

Published By:

& Sciences Publication

Input inductor L<sub>1</sub> is designed for the DCM operation, whereas L is designed for the BCM operation.



# Buck-Boost-Type Unity Power Factor Rectifier With Extended Voltage Conversion Ratio

The circuit components are calculated based on the analysis performed in previous sections, and they are given as  $L_2 = 100 \ \mu H, L_2 = L_{2,crit} = 47 \ \mu H, C = 680 \ \mu F, and C_{o1} = 100 \ \mu F.$ Duty cycle D set to 0.22. A high-frequency input filter is inserted after the bridge rectifier to filter the ripples in the rectified line current. PSPICE actual semiconductor models have been used to simulate the switches: IRF840 for the active switch and MUR1560 for the diodes. The simulated waveforms are shown in Fig. 10, which correctly demonstrates the DCM/BCM operating mode. The simulation result gives a total harmonic distortion in the input line current of about 1%. Moreover, it is clear from Fig. 10(c) that output voltage VF has a significant low-frequency ripple, which is unacceptable for some specific applications. However, the low-frequency ripple in V can be greatly reduced by simply regulating the output voltage. Therefore, a simple feedback controller has been implement to regulate V at 20 V. The simulated transient response of the input line current and output voltage to a step load change from 50% to 100% and vice versa is shown in Fig. 11. It can be observed from Fig. 11 that the related low-frequency ripple in the output voltage is almost negligible, and the output voltage is tightly regulated due to the high bandwidth of the loop.



Fig. 10. PSPICE simulated waveforms.



Fig. 11. Simulated closed-loop transient response of the output voltage (top trace), load current (middle trace), and input line current (bottom trace) when subjected to an output load change from 50% to 100% and back.



Fig. 16. Experimental waveforms: dc capacitor voltage V(vertical scale: 1.0 V/div, horizontal scale: 2.5 ms/div).



Published By: Blue Eyes Intelligence Engineering & Sciences Publication

A laboratory prototype has been built to validate the theoretical results as well as the simulation previously described. The circuit parameters were all the same as those for simulation. The measured full-load efficiency was about 77%. It should be mentioned here that the laboratory prototype has been conceived on a proof-of-concept basis; therefore, it was implemented using standard "off-the-shelf" devices and components, including magnetics. The input voltage and the filtered input line current waveforms are shown in Fig. 12, whereas the discontinuous inductor currents  $i_{L1}$  and  $i_{L2}$  during couple switching frequencies are shown in Fig. 13. Moreover, the voltage on the energy storage capacitor  $V_C$  is shown in Fig.14.The measured waveforms are in a good agreement with the simulated ones given in Fig. 10. In addition, it can be observed from measured waveforms that the input current is nearly sinusoidal and the power factor is close to unity.

# **V. CONCLUSION**

In this paper, a converter topology is proposed by combining a buck-boost and a buck converter. As a result, a single- switch single-stage UPF with extended voltage conversion ratio capability is obtained.

The steady-state behavior has been studied and analyzed with performance characteristics, and a large-signal averaged model is presented. It has been shown that several advantages can be obtained by operating both input and output inductors in the DCM. These advantages include automatic PFC, low- voltage stress on the semiconductor components. zero-current switch turn-on. and а well-regulated output voltage with a small low-frequency voltage ripple. These advantages are gained at the expense of increasing current stresses in the power circuit components, which will limit the proposed converter for power applications to less than 150 W.

Moreover, the presented analysis shows that the converter is well suited for universal-line PFC applications. The perfor- mance of the proposed converter was experimentally verified on a 50-W universal-line range.

## REFERENCES

- M. Brkovic and S. Cuk, "Novel single stage ac-to-dc converters with 1 magnetic amplifiers and high power factor," in Proc. IEEE Appl. Power Electron. Conf., 1995, pp. 447-453.
- 2. F. S. Tsai, P. Markowski, and E. Whitcomb, "Off-line flyback converter with input harmonic current correction," in Proc. IEEE INTELEC, 1996, pp. 120-124.
- M. T. Madigan, R.W. Erickson, and E. H. Ismail, "Integrated high 3. quality rectifier-regulators," IEEE Trans. Ind. Electron., vol. 46, no. 4, pp. 749-758, Aug. 1999.
- R. Redl, L. Balogh, and N. O. Sokal, "A new family of single stage 4. isolated power factor correctors with fast regulation of the output voltage," in Proc. IEEE Power Electron. Spec. Conf., 1994, pp. 1137-1144.
- M. M. Jovanovic, D. M. Tsang, and F. C. Lee, "Reduction of voltage 5. stress in integrated high quality rectifier regulators by variable frequency control," in Proc. IEEE Appl. Power Electron. Conf., 1994, pp. 569–575.
- M. J. Willers, M. G. Egan, J. M. D. Murphy, and S. Daly, "A BIFRED converter with a wide load range," in Proc. IEEE Int. Conf. IECON, 1994, pp. 226-231.
- R. Redl and L. Balogh, "Design consideration for single stage isolated 7. power factor corrected power supplies with fast regulation of the output voltage," in Proc. IEEE Appl. Power Electron. Conf., 1995, pp. 454-458.
- O. Garcia, J. A. Cobos, P. Alou, R. Preito, J. Uceda, and S. Ollero, "A 8. new family of single stage AC/DC power factor correction converters

with fast output voltage regulation," in Proc. IEEE Power Electron. Spec. Conf., 1997, pp. 536-542.

- K. Schenk and S. Cuk, "A single-switch single-stage active power 9. factor corrector with high quality input and output," in Proc. IEEE Power Electron. Spec. Conf., 1997, pp. 385-391.
- 10. J. Qian and F. C. Lee, "A high efficiency single-stage single-switch high power factor AC/DC converter with universal line input," IEEE Trans. Power Electron., vol. 13, no. 4, pp. 699-705, Jul. 1998.
- 11. Z. Jindong, L. Huber, M. Jovanovic, and F. C. Lee, "Single-stage input current- shaping technique with voltage-doubler-rectifier front end," IEEE Trans. Power Electron., vol. 16, no. 1, pp. 55-63, Jan. 2001.
- 12. T. F. Wu, Y.-J. Wu, and Y. C. Liu, "Development of converters for improving efficiency and achieving both power factor correction and fast output regulation," in Proc. IEEE Appl. Power Electron. Conf., 1999, pp. 958-964.
- 13. M. Daniele, P. K. Jain, and G. Joos, "A single-stage power-factor corrected AC/DC converter," IEEE Trans. Power Electron., vol. 14, no. 6, pp. 1046-1055, Nov. 1999.
- 14. H. Wei, I. Batarseh, G. Zhu, and P. Kornetzky, "A single-switch AC/DC converter with power factor correction," IEEE Trans. Power Electron., vol. 15, no. 3, pp. 421-430, May 2000.
- 15. J. Chen and C. Chang, "Analysis and design of SEPIC converter in boundary conduction mode for universal-line power factor correction applications," in Proc. IEEE Power Electron. Spec. Conf., 2001, pp. 742-747.
- W. Qiu, W. Wu, S. Luo, W. Gu, and I. Batarseh, "A bi-flyback PFC 16. converter with low intermediate bus voltage and tight output voltage regulation for universal input applications," in Proc. IEEE Appl. Power Electron. Conf., 2002, pp. 256–262. Q. Zhao, F. C. Lee, and F. Tsai, "Voltage and current stress reduction
- 17. in single-stage power factor correction AC/DC converters with bulk capacitor voltage feedback," IEEE Trans. Power Electron., vol. 17, no. 4, pp. 477–484, Jul. 2002.
- L. Petersen and R. W. Erickson, "Reduction of voltage stresses in buck boost- type power factor correctors operating in boundary conduction mode," in Proc. IEEE Appl. Power Electron. Conf., 2003, pp. 664-670.
- 19. D. D. C. Lu, D. K.W. Cheng, and Y. S. Lee, "Single-stage AC-DC power factor- corrected voltage regulator with reduced intermediate bus voltage stress," Proc. Inst. Electr. Eng.-Electr. Power Appl., vol. 150, no. 5, pp. 506-514, Sep. 2003.
- A. A. Aboulnaga and A. Emadi, "Integrated magnetic BIFRED 20. converter with lower intermediate capacitor voltage," in Proc. IEEE Power Electron. Spec. Conf., 2004, pp. 1551-1556.



Published By:

& Sciences Publication