17.1 A 2x-lnterleaved 9b 2.8G8S/s 5b/cycle SAR ADC with Linearized Configurable V2T Buffer Achieving >50dB SNDR at 3GHz Input | IEEE Conference Publication | IEEE Xplore
Nothing Special   »   [go: up one dir, main page]