Publication IEICE TRANSACTIONS on Fundamentals of Electronics, Communications and Computer SciencesVol.E94-ANo.3pp.995-998 Publication Date: 2011/03/01 Online ISSN: 1745-1337 DOI: 10.1587/transfun.E94.A.995 Print ISSN: 0916-8508 Type of Manuscript: LETTER Category: Digital Signal Processing Keyword: DDFS, frequency synthesizer, ROM compression, difference method,
Full Text: PDF(162.3KB)>>
Summary: The increasing demand of low power Direct Digital Frequency Synthesizer (DDFS) leads to the requirement of efficient compression methods to reduce ROM size for storing sine function values. This paper presents a technique to achieve very high compression ratio by using the optimized four-segment linear difference method. The proposed technique results in the ROM compression ratio of about 117.3:1 and the word size reduction of 6 bits for the design of a DDFS with 11-bit sine amplitude output. This high compression ratio result is very promising to meet the requirement of low power consumption and low hardware complexity in digital VLSI technology.