Author(s)
|
Egidos, N (CERN) ; Ballabriga, R (CERN) ; Bandi, F (Seville U.) ; Campbell, M (CERN) ; Gascon, D (ICC, Barcelona U.) ; Gomez, S (ICC, Barcelona U.) ; Fernandez-Tenllado, J M (CERN) ; Llopart, X (CERN) ; Manera, R (ICC, Barcelona U.) ; Mauricio, J (ICC, Barcelona U.) ; Sanchez, D (ICC, Barcelona U.) ; Sanmukh, A (ICC, Barcelona U.) ; Santin, E (CERN) |
Abstract
| The time resolution of active pixel sensors whose timestamp mechanism is based on Time-to-Digital Converters is critically linked to the accuracy in the distribution of the master clock signal that latches the timestamp values across the detector. The Clock Distribution Network that delivers the master clock signal must compensate process-voltage-temperature variations to reduce static time errors (skew), and minimize the power supply bounce to prevent dynamic time errors (jitter). To achieve sub-100ps time resolution within pixel detectors and thus enable a step forward in multiple imaging applications, the network latencies must be adjusted in steps well below that value. Power consumption must be kept as low as possible. In this work, a self-regulated Clock Distribution Network that fulfills these requirements is presented for the FastICpix single photon detector – aiming at a 65nm process. A 40 MHz master clock is distributed to 64x64 pixels over an area of 2.4x2.4 cm2 using digital Delay-Locked Loops, achieving clock leaf skew below 20 ps with a power consumption of 26 mW. Guidelines are provided to adapt the system to arbitrary chip area and pixel pitch values, yielding a versatile design with very fine time resolution. |